Investigation of negative differential resistance on negative capacitance Germanium source vertical TFET

被引:0
作者
Vanlalawmpuia, K. [1 ]
机构
[1] Natl Inst Technol Mizoram, Dept Elect & Commun Engn, Mizoram 796012, India
关键词
negative capacitance; negative differential resistance; TFET; vertical tunneling; FIELD-EFFECT TRANSISTORS; TUNNEL FET; LOW-POWER; MOSFETS; LEAKAGE; MODEL; DRAIN;
D O I
10.1088/1402-4896/ad4927
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
In this article, a systematic investigation of negative differential resistance (NDR) on a negative capacitance Germanium source vertical TFET (NC-Ge-vTFET) is presented. The implementation and increased ferroelectric (FE) film thickness (t FE) offers a significantly high current ratio, improved subthreshold slope, high transconductance with a very low hysteresis voltage. However, NDR is exhibited and is increasingly prominent at lower gate voltage and higher t FE due to the coupling of the internal gate and drain voltages. NDR is an undesired effect in analog circuits that has to be mitigated. To suppress the impacts of NDR on the device, different approaches are carried out: varying the overlap channel thickness, gate length, drain doping and gate-drain underlap. Circuit analysis is carried out with the implementation of NC-Ge-vTFET as digital inverter. When the gate-drain underlap length is increased from 0 nm to 15 nm, the propagation delay is significantly reduced by 30.98%. Benchmarking of the proposed device has also been carried out. This renders the gate-drain underlapped NC-Ge-vTFET to be a viable candidate for high performance, nanoscale, low power digital applications.
引用
收藏
页数:16
相关论文
共 48 条
[1]   Engineering Negative Differential Resistance in NCFETs for Analog Applications [J].
Agarwal, Harshit ;
Kushwaha, Pragya ;
Duarte, Juan Pablo ;
Lin, Yen-Kai ;
Sachid, Angada B. ;
Kao, Ming-Yen ;
Chang, Huan-Lin ;
Salahuddin, Sayeef ;
Hu, Chenming .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (05) :2033-2039
[2]   Design of a triple pocket multi-gate material TFET structure for low-power applications [J].
Ahmad, Syed Afzal ;
Alam, Naushad .
SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2021, 36 (02)
[3]   Understanding negative differential resistance and region of operation in undoped HfO2-based negative capacitance field effect transistor [J].
Awadhiya, Bhaskar ;
Kondekar, Pravin N. ;
Meshram, Ashvinee Deo .
APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2019, 125 (06)
[4]   DC Compact Model for SOI Tunnel Field-Effect Transistors [J].
Bhushan, Bharat ;
Nayak, Kaushik ;
Rao, V. Ramgopal .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (10) :2635-2642
[5]   Double-gate tunnel FET with high-κ gate dielectric [J].
Boucart, Kathy ;
Mihai Ionescu, Adrian .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (07) :1725-1733
[6]   BOX engineering to mitigate negative differential resistance in MFIS negative capacitance FDSOI FET: an analog perspective [J].
Chauhan, Nitanshu ;
Bagga, Navjeet ;
Banchhor, Shashank ;
Garg, Chirag ;
Sharma, Arvind ;
Datta, Arnab ;
Dasgupta, S. ;
Bulusu, Anand .
NANOTECHNOLOGY, 2022, 33 (08)
[7]   Tunneling field-effect transistors (TFETs) with subthreshold swing (SS) less than 60 mV/dec [J].
Choi, Woo Young ;
Park, Byung-Gook ;
Lee, Jong Duk ;
Liu, Tsu-Jae King .
IEEE ELECTRON DEVICE LETTERS, 2007, 28 (08) :743-745
[8]   An Analytical Model of Drain Current in a Nanoscale Circular Gate TFET [J].
Goswami, Rupam ;
Bhowmick, Brinda .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (01) :45-51
[9]   Impact of leakage current in germanium channel based DMDG TFET using drain-gate underlap technique [J].
Gracia, D. ;
Nirmal, D. ;
Moni, D. Jackuline .
AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2018, 96 :164-169
[10]   Investigation of Ge based double gate dual metal tunnel FET novel architecture using various hetero dielectric materials [J].
Gracia, D. ;
Nirmal, D. ;
Justeena, A. Nisha .
SUPERLATTICES AND MICROSTRUCTURES, 2017, 109 :154-160