PERFORMANCE VARIATION OF NANO-SCALED DEVICES IN 3D-IC PACKAGING ARCHITECTURE INDUCED BY TSV RESIDUAL STRESS

被引:0
|
作者
Lee, Chang-Chun [1 ]
Huang, Pei-Chen [1 ]
Wang, Chi-Wei [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Power Mech Engn, 101,Sect 2,Kuang Fu Rd, Hsinchu 30013, Taiwan
来源
PROCEEDINGS OF THE ASME INTERNATIONAL MECHANICAL ENGINEERING CONGRESS AND EXPOSITION, 2019, VOL 10 | 2020年
关键词
pMOSFET; TSV; Process-induced stress; Finite element analysis; Mobility estimation; THROUGH-SILICON; CU;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Through-silicon via ( TSV) technique, is widely adopted as the vertical interconnection technology of three-dimensional integrated circuit packaging architecture. However, fabrication process-induced residual stress occurred in TSV during annealing and introduced the subsequent thermal-mechanical stress into silicon-based interposer. Aforementioned residual stress will affect the performance and electric stability of p-type metal-oxide-semiconductor field-effect transistor (pMOSFET) located around TSV. Accordingly, this study is focused on the influences of TSV layout with intrinsic residual stress on concerned pMOSFET performance. Process-oriented finite element analysis (FEA) is performed to simulate stress distribution of pMOSFET when concerned device channel region was affected by TSV residual stress and embedded SiGe alloy. To conquer the difficulty of FEA construction on TSV and pMOSFET with significant scale mismatch in same FEA model, the global-local submodeling technology is adopted to manage the balance between model complexity and numerical convergence. The residual stress magnitude effect of different designed TSV diameter on concerned channel stress components is extracted to estimate its influence on pMOSFET with scaled gate width. The presented results indicated that increased TSV residual stress could obviously reduce performance of concerned device. It should be noted that the S/D stressor remarkably dominated mobility gain of strained pMOSFET.
引用
收藏
页数:6
相关论文
共 21 条
  • [21] Laminated process effect of high-density redistributed trace lines on the risk estimation of induced-stress failure for 3D-IC embedded interposer
    Lee, Chang-Chun
    Huang, Pei-Chen
    He, Jing-Yan
    Chuang, Jui-Chang
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2019, 25 (05): : 2021 - 2028