共 2 条
High Logic Density Cyclic Redundancy Check and Forward Error Correction Logic Sharing Encoding Circuit for JESD204C Controller
被引:0
|作者:
Yin, Peng
[1
]
Chen, Hongli
[1
]
Xia, Yingjun
[2
,3
]
Zhang, Jinlong
[1
]
Liu, Mingguo
[1
]
Gu, Cheng
[1
]
Hou, Weizhou
[1
]
Bermak, Amine
[4
]
Tang, Fang
[5
]
机构:
[1] Henan Univ, HENU, Sch Phys & Elect, Kaifeng 475004, Peoples R China
[2] Hainan Univ, State Key Lab Marine Resource Utilizationin South, Haikou 570228, Peoples R China
[3] Hainan Univ, Sch Elect Sci & Technol, Haikou 570228, Peoples R China
[4] Hamad Bin Khalifa Univ, Coll Sci & Engn, Ar Rayyan, Qatar
[5] Chongqing Univ, CQU, Sch Microelect & Commun Engn, Chongqing 400044, Peoples R China
关键词:
Encoding;
Circuits;
Forward error correction;
Logic;
Codes;
Protocols;
Hardware;
Cyclic redundancy check;
forward error correction;
JESD204C transceiver;
high logic density;
encoding circuit;
PERFORMANCE;
D O I:
10.1109/TCSI.2024.3420116
中图分类号:
TM [电工技术];
TN [电子技术、通信技术];
学科分类号:
0808 ;
0809 ;
摘要:
Cyclic redundancy check (CRC) and Forward error correction (FEC) encoding are widely used in high-speed information transceiver systems such as PCIe, JESD204C and fiber-optic communications to detect or correct errors in data. Traditionally, the CRC and FEC encoding circuits in JESD204C are implemented independently of each other, which consumes a significant amount of hardware resources. Therefore, a high logic density CRC and FEC logic sharing (CFLS) encoding circuit for JESD204C controller is proposed in this paper, and the logic density of the encoding circuit is improved by sharing the registers and common encoding factor (CEF). Meanwhile, a straightforward critical path delay (CPD) calculation method was proposed to assess whether the data transmission delay satisfies the requirements of CFLS circuits. This method is derived in conjunction with the manipulation of the common factor matrix, thus reducing computational complexity. The CFLS encoding circuit proposed in this paper is verified with an FPGA platform, and the results show that the circuit can realize CRC and FEC function with a 21.96% reduction in hardware resources, compared to the traditional methods. The area of the JESD204C controller with CFLS encoding circuits is 0.09 mm(2) , by using a 40-nm CMOS process, and the power consumption is 24.66 mW according to the post-layout simulation.
引用
收藏
页码:5166 / 5177
页数:12
相关论文