A novel energy efficient 4-bit vedic multiplier using modified GDI approach at 32 nm technology

被引:1
作者
Rao, K. Nishanth [1 ]
Sudha, D. [2 ]
Khalaf, Osamah Ibrahim [3 ]
Abdulsaheb, Ghaida Muttasher [4 ]
Kumar, Aruru Sai [5 ]
Priyanka, S. Siva [6 ]
Ouahada, Khmaies [7 ]
Hamam, Habib [7 ,8 ,9 ,10 ]
机构
[1] MLR Inst Technol, Dept ECE, Hyderabad, India
[2] CMR Coll Engn & Technol, Dept ECE, Bengaluru, Telangana, India
[3] Al Nahrain Univ, Al Nahrain Res Ctr Renewable Energy, Dept Solar, Jadriya, Baghdad, Iraq
[4] Univ Technol Baghdad, Dept Comp Engn, Baghdad, Iraq
[5] VNR Vignana Jyothi Inst Engn & Technol, Dept ECE, Hyderabad, Telangana, India
[6] Chaitanya Bharathi Inst Technol, Dept ECE, Hyderabad, Telangana, India
[7] Univ Johannesburg, Sch Elect Engn, ZA-2006 Johannesburg, South Africa
[8] Univ Moncton, Fac Engn, Moncton, NB E1A3E9, Canada
[9] Hodmas Univ Coll, Taleh Area, Mogadishu, Somalia
[10] Bridges Acad Excellence, Tunis, Tunisia
关键词
CMOS; Transmission gate; Gate diffusion input; Area; Delay; PDP; Ripple carry adder; Caary skip adder; Carry look ahead adder; INPUT M-GDI; LOW-POWER; DESIGN;
D O I
10.1016/j.heliyon.2024.e31120
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
Multipliers are essential components within digital signal processing, arithmetic operations, and various computational tasks, making their design and optimization crucial for improving the efficiency and performance of integrated circuits. Among multiplier architectures, Vedic multipliers stand out due to their inherent efficiency and speed, derived from ancient Indian mathematical principles. This study presents a comprehensive analysis and comparison of 4bit Vedic multiplier designs utilizing Gate Diffusion Input (GDI), Complementary Metal -OxideSemiconductor (CMOS), and Transmission Gate (TG) technologies, utilizing different adder architectures such as Ripple Carry Adder (RCA), and Carry Lookahead Adder (CLA), Carry Skip Adder (CSA). The objective is to explore the performance, area, and power consumption characteristics of these multipliers across different technologies and adder implementations. Each multiplier architecture is meticulously designed and optimized to leverage the unique features of the respective technology while adhering to the principles of Vedic mathematics. The designs are evaluated based on parameters such as transistor count, delay, power dissipation, and area. The results demonstrate the effectiveness of GDI technology in terms of in tems of delay, area, power and PDP when compared with other technologies. The 4 -bit Vedic multiplier has been designed using 32 nm technology within Tanner EDA software tools.
引用
收藏
页数:15
相关论文
共 33 条
[1]   A novel design of low power and high read stability Ternary SRAM (T-SRAM), memory based on the modified Gate Diffusion Input (m-GDI) method in nanotechnology [J].
Abiri, Ebrahim ;
Darabi, Abdolreza .
MICROELECTRONICS JOURNAL, 2016, 58 :44-59
[2]   Design of low power and high read stability 8T-SRAM memory based on the modified Gate Diffusion Input (m-GDI) in 32 nm CNTFET technology [J].
Abiri, Ebrahim ;
Darabi, Abdolreza .
MICROELECTRONICS JOURNAL, 2015, 46 (12) :1351-1363
[3]   RETRACTED: A nano-scale design of a multiply-accumulate unit for digital signal processing based on quantum computing (Retracted Article) [J].
Ahmadpour, Seyed-Sajad ;
Navimipour, Nima Jafari ;
Yalcin, Senay ;
Bakhshayeshi Avval, Danial ;
Ul Ain, Noor .
OPTICAL AND QUANTUM ELECTRONICS, 2024, 56 (01)
[4]   A nano-scale n-bit ripple carry adder using an optimized XOR gate and quantum-dots technology with diminished cells and power dissipation [J].
Ahmadpour, Seyed-Sajad ;
Navimipour, Nima Jafari ;
Mosleh, Mohammad ;
Bahar, Ali Newaz ;
Yalcin, Senay .
NANO COMMUNICATION NETWORKS, 2023, 36
[5]  
Albadry OA, 2019, PROCEEDINGS OF 2019 INTERNATIONAL CONFERENCE ON INNOVATIVE TRENDS IN COMPUTER ENGINEERING (ITCE 2019), P328, DOI 10.1109/ITCE.2019.8646341
[6]  
Chandrashekara MN, 2019, 2019 4TH INTERNATIONAL CONFERENCE ON RECENT TRENDS ON ELECTRONICS, INFORMATION, COMMUNICATION & TECHNOLOGY, RTEICT 2019, P116, DOI 10.1109/RTEICT46194.2019.9016965
[7]  
Damarla Paradhasaradhi, 2016, Indian J. Sci. Technol., V9
[8]   Design of two Low-Power full adder cells using GDI structure and hybrid CMOS logic style [J].
Foroutan, Vahid ;
Taheri, MohammadReza ;
Navi, Keivan ;
Mazreah, Arash Azizi .
INTEGRATION-THE VLSI JOURNAL, 2014, 47 (01) :48-61
[9]  
Ganesh Kumar G., 2012, Int. J. Sci. Technol. Res. Publ., V2
[10]   Gate diffusion input based 4-bit Vedic multiplier design [J].
Garg, Ankit ;
Joshi, Garima .
IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (06) :764-770