Cryogenic Compact Modeling for Sub-5nm Fin Width Bulk FinFETs for Quantum Computing Applications

被引:1
|
作者
Sharma, Deepesh [1 ]
Gupta, Sumreti [1 ]
Singh, Sujit Kumar [1 ]
Dixit, Abhisek [1 ]
机构
[1] Indian Inst Technol Delhi, Dept Elect Engn, New Delhi, India
来源
8TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE, EDTM 2024 | 2024年
关键词
Compact model; cryo-CMOS; FinFET; Zero Temperature Coefficient (ZTC);
D O I
10.1109/EDTM58488.2024.10511407
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this work, we present on cryogenic characterization and modeling of sub-5nm fin width bulk FinFETs. Compensation of process-induced fin recess defects are analyzed at cryogenic temperatures. It is observed that N-FinFETs show better performance in contrast to P-FinFETs. This is supplemented by the electron and hole mobilities derived using the Y-function technique. To accurately capture the device's behavior at cryogenic temperatures, modifications are proposed to the existing BSIM CMG based cryo-compact model. It accurately captures the threshold voltage, Subthreshold Swing (SS), drain induced barrier lowering (DIBL) trend over wide temperature. Further, the proposed model is validated with standard RO simulation to verify its applicability for cryo-circuit design.
引用
收藏
页码:505 / 507
页数:3
相关论文
共 50 条
  • [21] Accurate Modeling of Cryogenic Temperature Effects in 10-nm Bulk CMOS FinFETs Using the BSIM-CMG Model
    Singh, Sujit K.
    Gupta, Sumreti
    Vega, Reinaldo A.
    Dixit, Abhisek
    IEEE ELECTRON DEVICE LETTERS, 2022, 43 (05) : 689 - 692
  • [22] Memory effects in 45-nm PDSOI MOSFETs at Cryogenic Temperatures for Quantum Computing Applications
    Gupta, Sumreti
    Sharma, Deepesh
    Srinivasan, Purushothaman
    Dixie, Abhisek
    8TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE, EDTM 2024, 2024, : 91 - 93
  • [23] Performance limits exploration of sub-5nm monolayer germanane transistors: A first-principle quantum transport simulation
    Xu, Leyao
    Liu, Jinchang
    Shao, Cong
    Li, Hua
    Ma, WeiQing
    Yan, Junfeng
    Zhang, Yunyao
    Dai, Yang
    Lei, Xiaoyi
    Liao, Chenguang
    Zhang, Zhiyong
    Zhao, Wu
    Lu, Jing
    Zhang, Han
    JOURNAL OF APPLIED PHYSICS, 2024, 135 (13)
  • [24] Process integration technology and device characteristics of CMOS FinFET on bulk silicon substrate with sub-10 nm fin width and 20 nm gate length
    Okano, K
    Izumida, T
    Kawasaki, H
    Kaneko, A
    Yagishita, A
    Kanemura, T
    Kondo, M
    Ito, S
    Aoki, N
    Miyano, K
    Ono, T
    Yahashi, K
    Iwade, K
    Kubota, T
    Matsushita, T
    Mizushima, I
    Inaba, S
    Ishimaru, K
    Suguro, K
    Eguchi, K
    Tsunashima, Y
    Ishiuchi, H
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2005, TECHNICAL DIGEST, 2005, : 739 - 742
  • [25] Insight into Latchup Risk in 28nm Planar Bulk Technology for Quantum Computing Applications
    Serbulova, Kateryna
    Qiu, Zi-En
    Chen, Shih-Hung
    Grill, Alexander
    Kao, Kuo-Hsing
    De Boeck, Jo
    Groeseneken, Guido
    2024 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, IRPS 2024, 2024,
  • [26] Design and Performance Optimization of Junctionless Bottom Spacer FinFET for Digital/Analog/RF Applications at Sub-5nm Technology Node
    Valasa, Sresta
    Ramakrishna, K. V.
    Vadthiya, Narendar
    Bhukya, Sunitha
    Rao, N. Bheema
    Maheshwaram, Satish
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2023, 12 (01)
  • [27] Cryogenic Embedded System to Support Quantum Computing: From 5-nm FinFET to Full Processor
    Genssler, Paul R.
    Klemme, Florian
    Parihar, Shivendra Singh
    Brandhofer, Sebastian
    Pahwa, Girish
    Polian, Ilia
    Chauhan, Yogesh Singh
    Amrouch, Hussam
    IEEE TRANSACTIONS ON QUANTUM ENGINEERING, 2023, 4
  • [28] 2D Structural Variation Impact on Electrostatic Performance of Sub-5nm Nanosheet Transistors Subject to Strong Quantum Confinement
    Luo, Haowen
    Wang, Xingsheng
    Miao, Xiangshui
    2021 5TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE (EDTM), 2021,
  • [29] A Polar-Modulation-Based Cryogenic Transmon Qubit State Controller in 28 nm Bulk CMOS for Superconducting Quantum Computing
    Guo, Yanshu
    Liu, Qichun
    Li, Yaoyu
    Huang, Wenqiang
    Tian, Tian
    Zhang, Siqi
    Wu, Nan
    Tan, Songyao
    Deng, Ning
    Wang, Zhihua
    Jiang, Hanjun
    Li, Tiefu
    Zheng, Yuanjin
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (11) : 3060 - 3073
  • [30] Investigation of RC Parasitics Considering Middle-of-the-Line in Si-Bulk FinFETs for Sub-14-nm Node Logic Applications
    Jeong, Eui-Young
    Yoon, Jun-Sik
    Baek, Chang-Ki
    Kim, Ye-Ram
    Hong, Jae-Ho
    Lee, Jeong-Soo
    Baek, Rock-Hyun
    Jeong, Yoon-Ha
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (10) : 3441 - 3444