Design of a Low-Power Cryptographic Accelerator Under Advanced Encryption Standard

被引:0
|
作者
Wang, Peipei [1 ]
Guan, Wu [1 ]
Liang, Liping [1 ]
机构
[1] Beijing Univ Posts & Telecommun, Sch Integrated Circuits, Beijing 100876, Peoples R China
基金
中国国家自然科学基金;
关键词
Low power; low storage; information security; advanced encryption standard (AES); integrated circuits synthesis;
D O I
10.1142/S0218126624503055
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Advanced Encryption Standard (AES) has been a prevalent cryptographic structure in the world. Existing AES-related cryptographic accelerators generally face the problem of high power consumption. To deal with this challenge, this paper presents a cryptographic structure that employs iterative reuse to decrease resource utilization. Through the efficient use of delay-line RAM, the implementation of long-length key storage results in a reduction in the utilization of registers. The computational complexity of AES cryptographic algorithm is reduced by using homomorphic mapping to the inversion operation in S-box from the Galois Fields GF(2(8)) to GF[(2(4))(2)]. Such proposed AES cryptographic accelerator is characterized by its low resource utilization and low power consumption. In addition, we have also conducted some simulation analysis to evaluate its performance. The synthesis result indicates that the AES cryptographic accelerator exhibits a 0.74% reduction in utilization of LUT and a 35% decrease in power consumption, as compared to the original version. The proposed AES cryptographic accelerator results in an area of 0.101mm(2), a throughput of 12.28Gbps, and a power consumption of 2.56mW in TSMC 90nm.
引用
收藏
页数:19
相关论文
共 50 条
  • [41] Comprehensive Study of Low-power SRAM Design Topologies
    Srivastav, Anandita
    Tripathi, Shailendra Kumar
    Tiwari, Usha
    Mandal, Sushanta Kumar
    RECENT ADVANCES IN ELECTRICAL & ELECTRONIC ENGINEERING, 2024, 17 (09) : 849 - 858
  • [42] Beyond UPF & CPF: Low-Power Design and Verification
    Pangrle, Barry
    Biggs, John
    Clavel, Cristophe
    Domerego, Olivier
    Just, Knut
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 252 - 256
  • [43] Design of Integrated Low-Power Irrigation Monitoring Terminal
    Tian, Hongwu
    Wang, Mingfei
    Li, Jinlei
    COMPUTER AND COMPUTING TECHNOLOGIES IN AGRICULTURE IX, CCTA 2015, PT I, 2016, 478 : 255 - 265
  • [44] Methodical low-power ASIP design space exploration
    Glökler, T
    Hoffmann, A
    Meyr, H
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2003, 33 (03): : 229 - 246
  • [45] Design of Low-Power Multiplier Using UCSLA Technique
    Ravi, S.
    Patel, Anand
    Shabaz, Md
    Chaniyara, Piyush M.
    Kittur, Harish M.
    ARTIFICIAL INTELLIGENCE AND EVOLUTIONARY ALGORITHMS IN ENGINEERING SYSTEMS, VOL 2, 2015, 325 : 119 - 126
  • [46] Low-Power Design Solutions for Wireless Multimedia SoCs
    Schoellkopf, Jean-Pierre
    Magarshack, Philippe
    IEEE DESIGN & TEST OF COMPUTERS, 2009, 26 (02): : 20 - 28
  • [47] Low-Power Design Methodology for CML and ECL Circuits
    Schrape, Oliver
    Appel, Markus
    Winkler, Frank
    Krstic, Milos
    2014 24TH INTERNATIONAL WORKSHOP ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2014,
  • [48] A novel architecture for low-power design of parallel multipliers
    Fayed, AA
    Bayoumi, MA
    IEEE COMPUTER SOCIETY WORKSHOP ON VLSI 2001, PROCEEDINGS, 2001, : 149 - 154
  • [49] Implicit FSM decomposition applied to low-power design
    Monteiro, JC
    Oliveira, AL
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (05) : 560 - 565
  • [50] The Design of a Low-Power Pipelined ADC for IoT Applications
    Zhang, Junkai
    Sun, Tao
    Huang, Zunkai
    Tao, Wei
    Wang, Ning
    Tian, Li
    Zhu, Yongxin
    Wang, Hui
    SENSORS, 2025, 25 (05)