Design of a Low-Power Cryptographic Accelerator Under Advanced Encryption Standard

被引:0
|
作者
Wang, Peipei [1 ]
Guan, Wu [1 ]
Liang, Liping [1 ]
机构
[1] Beijing Univ Posts & Telecommun, Sch Integrated Circuits, Beijing 100876, Peoples R China
基金
中国国家自然科学基金;
关键词
Low power; low storage; information security; advanced encryption standard (AES); integrated circuits synthesis;
D O I
10.1142/S0218126624503055
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Advanced Encryption Standard (AES) has been a prevalent cryptographic structure in the world. Existing AES-related cryptographic accelerators generally face the problem of high power consumption. To deal with this challenge, this paper presents a cryptographic structure that employs iterative reuse to decrease resource utilization. Through the efficient use of delay-line RAM, the implementation of long-length key storage results in a reduction in the utilization of registers. The computational complexity of AES cryptographic algorithm is reduced by using homomorphic mapping to the inversion operation in S-box from the Galois Fields GF(2(8)) to GF[(2(4))(2)]. Such proposed AES cryptographic accelerator is characterized by its low resource utilization and low power consumption. In addition, we have also conducted some simulation analysis to evaluate its performance. The synthesis result indicates that the AES cryptographic accelerator exhibits a 0.74% reduction in utilization of LUT and a 35% decrease in power consumption, as compared to the original version. The proposed AES cryptographic accelerator results in an area of 0.101mm(2), a throughput of 12.28Gbps, and a power consumption of 2.56mW in TSMC 90nm.
引用
收藏
页数:19
相关论文
共 50 条
  • [31] Modular Evaluation System for Low-Power Applications Educating undergraduate students in advanced digital design
    Schwandt, Andrea
    Winzker, Marco
    2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, : 364 - 367
  • [32] Design and Simulation of Low-Power Multistage Amplifiers
    Ren Mingyuan
    APPLIED MATERIALS AND ELECTRONICS ENGINEERING, PTS 1-2, 2012, 378-379 : 655 - 658
  • [33] Design Methodology for Low-Power Embedded Microprocessors
    Manuzzato, Andrea
    Campi, Fabio
    Liberali, Valentino
    Pandini, Davide
    2013 23RD INTERNATIONAL WORKSHOP ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2013, : 251 - +
  • [34] A low-cost and low-power multi-standard video encoder
    Llopis, RP
    Sethuraman, R
    Pinto, CA
    Peters, H
    Maul, S
    Oosterhuis, M
    CODES(PLUS)ISSS 2003: FIRST IEEE/ACM/IFIP INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE CODESIGN & SYSTEM SYNTHESIS, 2003, : 97 - 102
  • [35] Design of CMOS filter with low-voltage and low-power
    Li, ST
    Wu, J
    He, YG
    ICEMI '97 - CONFERENCE PROCEEDINGS: THIRD INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, 1997, : 447 - 450
  • [36] Design Techniques for Low-Power and Low-Voltage Bandgaps
    Barteselli, Edoardo
    Sant, Luca
    Gaggl, Richard
    Baschirotto, Andrea
    ELECTRICITY, 2021, 2 (03): : 271 - 284
  • [37] Multiversion Low-Power Hardware Accelerator for the AV1 Interpolation Filters
    Freitas, Daiane
    Grellert, Mateus
    Diniz, Claudio M.
    Correa, Guilherme
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [39] Gated clock routing for low-power microprocessor design
    Oh, J
    Pedram, M
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (06) : 715 - 722
  • [40] Design techniques and test methodology for low-power TCAMs
    Mohan, Nitin
    Fung, Wilson
    Wright, Derek
    Sachdev, Manoj
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (06) : 573 - 586