Design of a Low-Power Cryptographic Accelerator Under Advanced Encryption Standard

被引:0
|
作者
Wang, Peipei [1 ]
Guan, Wu [1 ]
Liang, Liping [1 ]
机构
[1] Beijing Univ Posts & Telecommun, Sch Integrated Circuits, Beijing 100876, Peoples R China
基金
中国国家自然科学基金;
关键词
Low power; low storage; information security; advanced encryption standard (AES); integrated circuits synthesis;
D O I
10.1142/S0218126624503055
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Advanced Encryption Standard (AES) has been a prevalent cryptographic structure in the world. Existing AES-related cryptographic accelerators generally face the problem of high power consumption. To deal with this challenge, this paper presents a cryptographic structure that employs iterative reuse to decrease resource utilization. Through the efficient use of delay-line RAM, the implementation of long-length key storage results in a reduction in the utilization of registers. The computational complexity of AES cryptographic algorithm is reduced by using homomorphic mapping to the inversion operation in S-box from the Galois Fields GF(2(8)) to GF[(2(4))(2)]. Such proposed AES cryptographic accelerator is characterized by its low resource utilization and low power consumption. In addition, we have also conducted some simulation analysis to evaluate its performance. The synthesis result indicates that the AES cryptographic accelerator exhibits a 0.74% reduction in utilization of LUT and a 35% decrease in power consumption, as compared to the original version. The proposed AES cryptographic accelerator results in an area of 0.101mm(2), a throughput of 12.28Gbps, and a power consumption of 2.56mW in TSMC 90nm.
引用
收藏
页数:19
相关论文
共 50 条
  • [21] Compact Design of the Advanced Encryption Standard Algorithm for IEEE 802.15.4 Devices
    Song, Ohyoung
    Kim, Jiho
    JOURNAL OF ELECTRICAL ENGINEERING & TECHNOLOGY, 2011, 6 (03) : 418 - 422
  • [22] Low-power design based on ODTM Technique
    Thirumurugan, P.
    Sasikuma, S.
    Jeevanantham, V.
    2013 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2013, : 771 - 775
  • [23] Design of the Ring Amplifier for Low-Power ADC
    Sidun, Aleksandr
    Gaidukov, Mikhail
    Piatak, Ivan
    Belyaev, Yakob
    PROCEEDINGS OF THE 2018 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING AND PHOTONICS (EEXPOLYTECH), 2018, : 69 - 73
  • [24] An MTCMOS technology for low-power physical design
    Zhou, Qiang
    Zhao, Xin
    Cai, Yici
    Hong, Xianlong
    INTEGRATION-THE VLSI JOURNAL, 2009, 42 (03) : 340 - 345
  • [25] The Design of Low-power Wireless Sensor Node
    Peng Yu
    Luo Qinghua
    Peng Xiyuan
    2010 IEEE INTERNATIONAL INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE I2MTC 2010, PROCEEDINGS, 2010,
  • [26] A Study of Low-Power Crystal Oscillator Design
    Lee, Kin Keung
    Granhaug, Kristian
    Andersen, Nikolaj
    2013 NORCHIP, 2013,
  • [27] Simulation in low-power embedded processor design
    Yoshida, Y
    Onoye, T
    Shirakawa, I
    Kubo, N
    SIMULATION IN INDUSTRY: 9TH EUROPEAN SIMULATION SYMPOSIUM 1997, 1997, : 557 - 561
  • [28] Low-Power Design of Delay Interpolating VCO
    Caruso, Giuseppe
    Macchiarella, Alessio
    ICSES 2008 INTERNATIONAL CONFERENCE ON SIGNALS AND ELECTRONIC SYSTEMS, CONFERENCE PROCEEDINGS, 2008, : 129 - 132
  • [29] Design Methodology for Low-Power Embedded Microprocessors
    Manuzzato, Andrea
    Campi, Fabio
    Liberali, Valentino
    Pandini, Davide
    2013 23RD INTERNATIONAL WORKSHOP ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2013, : 259 - +
  • [30] Low Gate-Count Ultra-Small Area Nano Advanced Encryption Standard (AES) Design
    Shreedhar, A.
    Chong, K. -S.
    Lwin, N. K. Z.
    Kyaw, N. A.
    Nalangilli, L.
    Shu, W.
    Chang, J. S.
    Gwee, B. -H.
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,