Design of a Low-Power Cryptographic Accelerator Under Advanced Encryption Standard

被引:0
|
作者
Wang, Peipei [1 ]
Guan, Wu [1 ]
Liang, Liping [1 ]
机构
[1] Beijing Univ Posts & Telecommun, Sch Integrated Circuits, Beijing 100876, Peoples R China
基金
中国国家自然科学基金;
关键词
Low power; low storage; information security; advanced encryption standard (AES); integrated circuits synthesis;
D O I
10.1142/S0218126624503055
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Advanced Encryption Standard (AES) has been a prevalent cryptographic structure in the world. Existing AES-related cryptographic accelerators generally face the problem of high power consumption. To deal with this challenge, this paper presents a cryptographic structure that employs iterative reuse to decrease resource utilization. Through the efficient use of delay-line RAM, the implementation of long-length key storage results in a reduction in the utilization of registers. The computational complexity of AES cryptographic algorithm is reduced by using homomorphic mapping to the inversion operation in S-box from the Galois Fields GF(2(8)) to GF[(2(4))(2)]. Such proposed AES cryptographic accelerator is characterized by its low resource utilization and low power consumption. In addition, we have also conducted some simulation analysis to evaluate its performance. The synthesis result indicates that the AES cryptographic accelerator exhibits a 0.74% reduction in utilization of LUT and a 35% decrease in power consumption, as compared to the original version. The proposed AES cryptographic accelerator results in an area of 0.101mm(2), a throughput of 12.28Gbps, and a power consumption of 2.56mW in TSMC 90nm.
引用
收藏
页数:19
相关论文
共 50 条
  • [1] Low-Power Advanced Encryption Standard for Implantable Cardiac Devices
    Davis, Cory
    Muthineni, Alekhya
    John, Eugene
    2019 IEEE 62ND INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2019, : 41 - 44
  • [2] A Low Power Design for Sbox Cryptographic Primitive of Advanced Encryption Standard for Mobile End-Users
    Selimis, George N.
    Kakarountas, Athanasios P.
    Fournaris, Apostolos P.
    Milidonis, Athanasios
    Koufopavlou, Odysseas
    JOURNAL OF LOW POWER ELECTRONICS, 2007, 3 (03) : 327 - 336
  • [3] Hybridized Cryptographic Encryption and Decryption Using Advanced Encryption Standard and Data Encryption Standard
    Kanshi, Avaneesh
    Soundrapandiyan, Rajkumar
    Sofia, V. S. Anita
    Rajasekar, V. R.
    CYBERNETICS AND INFORMATION TECHNOLOGIES, 2023, 23 (04) : 63 - 78
  • [4] Design and Implementation of Low-Power IoT RISC-V Processor with Hybrid Encryption Accelerator
    Yang, Sen
    Shao, Lian
    Huang, Junke
    Zou, Wanghui
    ELECTRONICS, 2023, 12 (20)
  • [5] A Low-power Pairing-based Cryptographic Accelerator for Embedded Security Applications
    English, Tom
    Keller, Maurice
    Man, Ka Lok
    Popovici, Emanuel
    Schellekens, Michel
    Marnane, William
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 369 - +
  • [6] Novel Reversible Design of Advanced Encryption Standard Cryptographic Algorithm for Wireless Sensor Networks
    Saravanan, P.
    Kalpana, P.
    WIRELESS PERSONAL COMMUNICATIONS, 2018, 100 (04) : 1427 - 1458
  • [7] Novel Reversible Design of Advanced Encryption Standard Cryptographic Algorithm for Wireless Sensor Networks
    P. Saravanan
    P. Kalpana
    Wireless Personal Communications, 2018, 100 : 1427 - 1458
  • [8] Low Power and Low Area Design for Advanced Encryption Standard and Fault Detection Scheme for Secret Communications
    Jishamol, T. K.
    Rahimunnisa, K.
    2013 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2013, : 743 - 747
  • [9] Performance Analysis of Advanced Encryption Standard for Low power and Area Applications
    Sharma, T. Manoj
    Thilagavathy, R.
    2013 IEEE CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES (ICT 2013), 2013, : 967 - 972
  • [10] Low-power secure S-box circuit using charge-sharing symmetric adiabatic logic for advanced encryption standard hardware design
    Monteiro, Cancio
    Takahashi, Yasuhiro
    Sekine, Toshikazu
    IET CIRCUITS DEVICES & SYSTEMS, 2015, 9 (05) : 362 - 369