A Parallel-based Lifting Algorithm and VLSI Architecture for DWT

被引:0
|
作者
Xiong Chengyi Tian Jinwen Liu Jian Gao Zhirong The State Key Lab of Education Commission for Image Processing and Intelligent Control Institute of Pattern Recognition Artificial Intelligence Huazhong Univ of Science Tech Wuhan China College of Electronic Info Eng SouthCenter Univ for Nationalities Wuhan China Dept of Computer Science Wuhan Univ of Science Eng Wuhan China [430074 ,430074 ,430074 ]
机构
关键词
D O I
暂无
中图分类号
TN47 [大规模集成电路、超大规模集成电路];
学科分类号
摘要
<正>A novel Parallel-Based Lifting Algorithm (PBLA) for Discrete Wavelet Transform (DWT), exploiting the parallelism of arithmetic operations in all lifting steps, is proposed in this paper. It leads to reduce the critical path latency of computation, and to reduce the complexity of hardware implementation as well. The detailed derivation on the proposed algorithm, as well as the resulting Very Large Scale Integration (VLSI) architecture, is introduced, taking the 9/7 DWT as an example but without loss of generality. In comparison with the Conventional Lifting Algorithm Based Implementation (CLABI), the critical path latency of the proposed architecture is reduced by more than half from (4Tm + 87a)to Tm + 4Ta, and is competitive to that of Convolution-Based Implementation (CBI), but the new implementation will save significantly in hardware. The experimental results demonstrate that the proposed architecture has good performance in both increasing working frequency and reducing area.
引用
收藏
页码:244 / 248
页数:5
相关论文
共 50 条
  • [1] A Parallel-based Lifting Algorithm and VLSI Architecture for DWT
    Xiong Chengyi Tian Jinwen Liu Jian Gao Zhirong (The State Key Lab of Education Commission for Image Processing and Intelligent Control
    Journal of Electronics(China), 2006, (02) : 244 - 248
  • [2] A new VLSI architecture of lifting-based DWT
    Seo, Young-Ho
    Kim, Dong-Wook
    RECONFIGURABLE COMPUTING: ARCHITECTURES AND APPLICATIONS, 2006, 3985 : 146 - 151
  • [3] Memory efficient VLSI Architecture for Lifting-based DWT
    Darji, A. D.
    Limaye, Ankur
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 189 - 192
  • [4] A VLSI architecture of spatial combinative lifting algorithm based 2-D DWT/IDWT
    Liu, LB
    Wang, XJ
    Meng, HY
    Zhang, L
    Wang, ZH
    Chen, HY
    APCCAS 2002: ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2002, : 299 - 304
  • [5] An efficient line based VLSI architecture for 2-D lifting DWT
    Jung, GC
    Jin, DY
    Park, SM
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2004, : 249 - 252
  • [6] On a novel dynamic parallel hardware architecture for lifting-based DWT
    Khanfir, Sami
    Jemni, Mohamed
    EURO-PAR 2008 PARALLEL PROCESSING, PROCEEDINGS, 2008, 5168 : 846 - 855
  • [7] Efficient line-based vlsi architecture for 2-d lifting dwt
    Wang, Keyan
    Wu, Chengke
    Liu, Kai
    Li, Yunsong
    Jeong, Jechang
    2006 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, ICIP 2006, PROCEEDINGS, 2006, : 2129 - +
  • [8] High Speed VLSI implementation of Lifting Based DWT
    Nageswaran, Usha Bhanu
    Chilambuchelvan, A.
    PROCEEDINGS OF THE 2012 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI'12), 2012, : 1104 - 1110
  • [9] VLSI Architectures for Lifting based DWT - A Detailed Survey
    Nageswaran, Usha Bhanu
    Chilambuchelvan, A.
    PROCEEDINGS OF THE 2012 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI'12), 2012, : 207 - 214
  • [10] Flipping-based High Speed VLSI Architecture for 2-D Lifting DWT
    Darji, A. D.
    Shashikanth, Konale
    Limaye, Ankur
    Merchant, S. N.
    Chandorkar, A. N.
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 193 - 196