TCAD simulation study of dual ferroelectric gate field-effect transistors with a recessed channel geometry for non-volatile memory applications

被引:0
|
作者
Chen, Simin [1 ]
Ahn, Dae-Hwan [2 ]
An, Seong Ui [1 ]
Noh, Tae Hyeon [1 ]
Kim, Younghyun [1 ]
机构
[1] Hanyang Univ, BK21 FOUR ERICA ACE Ctr, Dept Photon & Nanoelect, Ansan 15588, South Korea
[2] Korea Inst Sci & Technol KIST, Ctr Optoelect Mat & Devices, Seoul 02792, South Korea
关键词
Ferroelectric FETs (FeFETs); Recessed channel; MFMIS; LAYER; NM;
D O I
10.1007/s40042-024-01079-7
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
In this study, we propose a ferroelectric FET (FeFET) structure termed dual ferroelectric recessed channel FeFET (DF-RFeFET), employing metal-ferroelectric (FE)-metal-FE-metal-SiO2 interlayer (IL)-silicon (MFMFMIS) structures. The DF-RFeFET is aimed at enhancing the memory window (MW) for high-performance memory applications. TCAD simulations with calibrated FE parameters and device models reveal that the DF-RFeFET can achieve a larger MW thanks to the enhanced geometric advantage to offer a strong and localized electric field at the inner ferroelectrics near the gate metal's corner. Moreover, design guidelines for the DF-RFeFET are suggested, including adjusting the inner and outer ferroelectric layers' thickness ratio and the recessed channel depth. The effects of introducing a relatively low-k oxide intermediate layer between dual ferroelectric layers and high-k gate stacks of IL on the MW have also been investigated. Through structural optimization, the DF-RFeFET demonstrated a record MW value of 5.5 V among the previously reported Si FeFETs.
引用
收藏
页码:47 / 55
页数:9
相关论文
共 50 条
  • [21] Simulation study on short channel double-gate junctionless field-effect transistors
    Wu, Meile
    Jin, Xiaoshi
    Chuai, Rongyan
    Liu, Xi
    Lee, Jong-Ho
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (03)
  • [22] TCAD Study of Giant Negative Differential Resistance in Nanoscale Ferroelectric Field-Effect Transistors
    Tatum, Lars Prospero
    Liu, Tsu-Jae King
    IEEE ELECTRON DEVICE LETTERS, 2025, 46 (03) : 508 - 511
  • [23] Silicon-on-insulator non-volatile field-effect transistor memory
    Schwank, JR
    Shaneyfelt, MR
    Meisenheimer, TL
    Draper, BL
    Vanhesden, K
    Fleetwood, DM
    MICROELECTRONIC ENGINEERING, 2001, 59 (1-4) : 253 - 258
  • [24] A TCAD Simulation Study of Three-Independent-Gate Field-Effect Transistors at the 10-nm Node
    Cadareanu, Patsy
    Gaillardon, Pierre-Emmanuel
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (08) : 4129 - 4135
  • [25] Non-volatile memory characteristics of flexible ferroelectric field-effect transistors consisting of Sm-doped BiFeO3 thin films
    Ahn, Yoonho
    Son, Jong Yeog
    CERAMICS INTERNATIONAL, 2024, 50 (13) : 24881 - 24887
  • [26] Application of metal-ferroelectric-insulator-semiconductor field-effect transistors (MFISFETs) in non-volatile logic integrated circuits
    Xie, YH
    Lin, YY
    Tang, TA
    INTEGRATED FERROELECTRICS, 2004, 67 : 255 - 262
  • [27] Recent Progress of Ferroelectric-Gate Field-Effect Transistors and Applications to Nonvolatile Logic and FeNAND Flash Memory
    Sakai, Shigeki
    Takahashi, Mitsue
    MATERIALS, 2010, 3 (11): : 4950 - 4964
  • [28] Non-Volatile Organic Memory Elements Based on Carbon-Nanotube-Enabled Vertical Field-Effect Transistors
    Liu, Bo
    McCarthy, Mitchell A.
    Rinzler, Andrew G.
    ADVANCED FUNCTIONAL MATERIALS, 2010, 20 (20) : 3440 - 3445
  • [29] Memory Behavior of an Al2O3 Gate Dielectric Non-Volatile Field-Effect Transistor
    Peng, Yue
    Xiao, Wenwu
    Han, Genquan
    Liu, Yan
    Liu, Fenning
    Liu, Chen
    Zhou, Yichun
    Yang, Nan
    Zhong, Ni
    Duan, Chungang
    Hao, Yue
    IEEE ELECTRON DEVICE LETTERS, 2020, 41 (09) : 1340 - 1343
  • [30] Impact of ambient moisture on gate controllability in ferroelectric-gate field-effect transistors with bottom-gate geometry
    Koh, Sang-Gyu
    Miyasako, Takaaki
    Hosokura, Tadasu
    Tokumitsu, Eisuke
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2024, 63 (08)