Design of a High-Speed, Low-Power PTL-CMOS Hybrid Multiplier Using Critical-Path Evaluation Model

被引:0
|
作者
Yu, Yihe [1 ]
Pan, Wanyuan [1 ]
Tang, Chengcheng [1 ]
Yin, Ningyuan [1 ]
Yu, Zhiyi [1 ]
机构
[1] Sun Yat Sen Univ, Sch Microelect Sci & Technol, Guangzhou 528478, Peoples R China
关键词
CSA multiplier; low power; pass transistor logic; worst-case delay; HIGH-PERFORMANCE; XOR;
D O I
10.3390/electronics13071284
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The multiplier is the fundamental component of many computing modules. As the most important component of a multiplier, the full adder (FA) also has a significant impact on the overall performance. Full adders based on pass transistor logic (PTL) have been a very popular research field in recent years, but the uneven delay makes it difficult to analyze the critical path of multipliers based on PTL full adders. In this paper, we propose a model to evaluate the critical path of the carry save array (CSA) multiplier that could reduce the size of the simulation input set from 4 G to 93 K to finally obtain the maximum delay of the multiplier. We propose a novel low-power, high-speed CSA multiplier based on both PTL full adders and CMOS full adders, using our critical-path evaluation model. The proposed work is implemented in the 28 nm process. We use the model to reduce the worst-case delay by 14.5%. The proposed multiplier improved the power delay product by 9.4% over the conventional full CMOS multiplier.
引用
收藏
页数:17
相关论文
共 50 条