共 50 条
- [32] A Survey on Different Modules of Low-Power High-Speed Hybrid Full Adder Circuits 2017 4TH IEEE UTTAR PRADESH SECTION INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND ELECTRONICS (UPCON), 2017, : 323 - 328
- [33] A 4:1 MUX circuit using 1/4 micron CMOS/SIMOX for high-speed and low-power applications JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 1996, 35 (2B): : 902 - 905
- [34] Package clock distribution design optimization for high-speed and low-power VLSI's IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1997, 20 (01): : 56 - 63
- [35] Study of Performance of High-Speed Low-Power Differential Input Based Dynamic Comparator Using 22 nm CMOS Technology 2020 6TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION SYSTEMS (ICACCS), 2020, : 394 - 397
- [37] Low-Power High-Speed Current Mode Logic Using Tunnel-FETs 2014 22ND INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2014,
- [38] Design and Analysis of a Low-Power High-Speed Charge-Steering Based StrongARM Comparator 2016 28TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM 2016), 2016, : 209 - 212