Design of a High-Speed, Low-Power PTL-CMOS Hybrid Multiplier Using Critical-Path Evaluation Model

被引:0
|
作者
Yu, Yihe [1 ]
Pan, Wanyuan [1 ]
Tang, Chengcheng [1 ]
Yin, Ningyuan [1 ]
Yu, Zhiyi [1 ]
机构
[1] Sun Yat Sen Univ, Sch Microelect Sci & Technol, Guangzhou 528478, Peoples R China
关键词
CSA multiplier; low power; pass transistor logic; worst-case delay; HIGH-PERFORMANCE; XOR;
D O I
10.3390/electronics13071284
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The multiplier is the fundamental component of many computing modules. As the most important component of a multiplier, the full adder (FA) also has a significant impact on the overall performance. Full adders based on pass transistor logic (PTL) have been a very popular research field in recent years, but the uneven delay makes it difficult to analyze the critical path of multipliers based on PTL full adders. In this paper, we propose a model to evaluate the critical path of the carry save array (CSA) multiplier that could reduce the size of the simulation input set from 4 G to 93 K to finally obtain the maximum delay of the multiplier. We propose a novel low-power, high-speed CSA multiplier based on both PTL full adders and CMOS full adders, using our critical-path evaluation model. The proposed work is implemented in the 28 nm process. We use the model to reduce the worst-case delay by 14.5%. The proposed multiplier improved the power delay product by 9.4% over the conventional full CMOS multiplier.
引用
收藏
页数:17
相关论文
共 50 条
  • [31] Design of high speed and low power multiplier using dual-mode square adder
    Lakshmi, B. Jaya
    Reddy, R. Ramana
    Darimireddy, Naresh K.
    INTERNATIONAL JOURNAL OF SIGNAL AND IMAGING SYSTEMS ENGINEERING, 2023, 12 (04) : 167 - 177
  • [32] A Survey on Different Modules of Low-Power High-Speed Hybrid Full Adder Circuits
    Saraswat, Vivek
    Kumar, Ankur
    Pal, Pratosh Kumar
    Nagaria, R. K.
    2017 4TH IEEE UTTAR PRADESH SECTION INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND ELECTRONICS (UPCON), 2017, : 323 - 328
  • [33] A 4:1 MUX circuit using 1/4 micron CMOS/SIMOX for high-speed and low-power applications
    Yasuda, S
    Ohtomo, Y
    Ino, M
    Kado, Y
    Inokawa, H
    Tsuchiya, T
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 1996, 35 (2B): : 902 - 905
  • [34] Package clock distribution design optimization for high-speed and low-power VLSI's
    Zhu, Q
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1997, 20 (01): : 56 - 63
  • [35] Study of Performance of High-Speed Low-Power Differential Input Based Dynamic Comparator Using 22 nm CMOS Technology
    Aarthi, P. M.
    Dinesh, A.
    Janani, T.
    Kumar, V. Ananth
    Saravanan, M.
    Ajayan, J.
    2020 6TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION SYSTEMS (ICACCS), 2020, : 394 - 397
  • [36] Evaluation of an InAs HEMT with source-connected field plate for high-speed and low-power logic applications
    Yao, Jing Neng
    Lin, Yueh Chin
    Lin, Min Song
    Huang, Ting Jui
    Hsu, Heng Tung
    Sze, Simon M.
    Chang, Edward Y.
    SOLID-STATE ELECTRONICS, 2019, 157 : 55 - 60
  • [37] Low-Power High-Speed Current Mode Logic Using Tunnel-FETs
    Tsai, Wei-Yu
    Liu, Huichu
    Li, Xueqing
    Narayanan, Vijaykrishnan
    2014 22ND INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2014,
  • [38] Design and Analysis of a Low-Power High-Speed Charge-Steering Based StrongARM Comparator
    Ayesh, Mostafa M.
    Ibrahim, Sameh
    Aboudina, Mohamed M.
    2016 28TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM 2016), 2016, : 209 - 212
  • [39] Design analysis of a low-power, high-speed 8 T SRAM cell using dual-threshold CNTFETs
    ul Haq, Shams
    Abbasian, Erfan
    Khurshid, Tabassum
    Basha, Shaik Javid
    Sharma, Vijay Kumar
    PHYSICA SCRIPTA, 2024, 99 (08)
  • [40] Low-Power 10-Gb/s Transmitter for High-Speed Graphic DRAMs Using 0.18-μm CMOS Technology
    Song, Jun-Yong
    Kwon, Oh-Kyong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (12) : 921 - 925