Design of a High-Speed, Low-Power PTL-CMOS Hybrid Multiplier Using Critical-Path Evaluation Model

被引:0
|
作者
Yu, Yihe [1 ]
Pan, Wanyuan [1 ]
Tang, Chengcheng [1 ]
Yin, Ningyuan [1 ]
Yu, Zhiyi [1 ]
机构
[1] Sun Yat Sen Univ, Sch Microelect Sci & Technol, Guangzhou 528478, Peoples R China
关键词
CSA multiplier; low power; pass transistor logic; worst-case delay; HIGH-PERFORMANCE; XOR;
D O I
10.3390/electronics13071284
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The multiplier is the fundamental component of many computing modules. As the most important component of a multiplier, the full adder (FA) also has a significant impact on the overall performance. Full adders based on pass transistor logic (PTL) have been a very popular research field in recent years, but the uneven delay makes it difficult to analyze the critical path of multipliers based on PTL full adders. In this paper, we propose a model to evaluate the critical path of the carry save array (CSA) multiplier that could reduce the size of the simulation input set from 4 G to 93 K to finally obtain the maximum delay of the multiplier. We propose a novel low-power, high-speed CSA multiplier based on both PTL full adders and CMOS full adders, using our critical-path evaluation model. The proposed work is implemented in the 28 nm process. We use the model to reduce the worst-case delay by 14.5%. The proposed multiplier improved the power delay product by 9.4% over the conventional full CMOS multiplier.
引用
收藏
页数:17
相关论文
共 50 条
  • [1] Low-Power, High-Speed, and Area-Efficient Multiplier Based on the PTL Logic Style
    Pan, Wanyuan
    Yu, Yihe
    Tang, Chengcheng
    Yin, Ningyuan
    Yu, Zhiyi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (07) : 3538 - 3542
  • [2] On mixed PTL/static logic for low-power and high-speed circuits
    Cho, GR
    Chen, T
    VLSI DESIGN, 2001, 12 (03) : 399 - 406
  • [3] A low-power high-speed hybrid CMOS full adder for embedded system
    Tung, Chiou-Kou
    Hung, Yu-Cherng
    Shieh, Shao-Hui
    Huang, Guo-Shing
    PROCEEDINGS OF THE 2007 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2007, : 199 - +
  • [4] Analysis and design of high-speed and low-power CMOS PLAs
    Wang, JS
    Chang, CR
    Yeh, CW
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (08) : 1250 - 1262
  • [5] Low-power and high-speed shift-based multiplier for error tolerant applications
    Malek, Sami
    Abdallah, Sarah
    Chehab, Ali
    Elhajj, Imad H.
    Kayssi, Ayman
    MICROPROCESSORS AND MICROSYSTEMS, 2017, 52 : 566 - 574
  • [6] Low-power, high-speed sram design: A review
    Soon-Hwei, Tan
    Poh-Yee, Loh
    Sulaiman, Mohd-Shahiman
    Yusoff, Zubaida
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2007, 37 (01): : 5 - 11
  • [7] Design of Low-Power High-Speed Double-Tail Dynamic CMOS Comparator using Novel Latch Structure
    Jain, Rahul
    Dubey, Avaneesh K.
    Varshney, Vikrant
    Nagaria, Rajendra K.
    2017 4TH IEEE UTTAR PRADESH SECTION INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND ELECTRONICS (UPCON), 2017, : 217 - 222
  • [8] High-speed and low-power design techniques for TCAM macros
    Wang, Chao-Ching
    Wang, Jinn-Shyan
    Yeh, Chingwei
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (02) : 530 - 540
  • [9] A low-power and high-speed impulse-transmission CMOS interface circuit
    Nogawa, M
    Ohtomo, Y
    Ino, M
    IEICE TRANSACTIONS ON ELECTRONICS, 1995, E78C (12) : 1733 - 1737
  • [10] A design for high-speed low-power CMOS fully parallel content-addressable memory macros
    Miyatake, H
    Tanaka, M
    Mori, Y
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (06) : 956 - 968