Joint resampling algorithm for parallel dual feedback time-frequency domain symbol timing recovery

被引:0
|
作者
Zhang P. [1 ]
Zhang N. [1 ]
Wang D. [2 ]
Wu T. [2 ]
Li Z. [1 ]
Gong F. [1 ]
机构
[1] State Key Laboratory of Integrated Service Networks, Xidian University, Xi’an
[2] CAST-Xi’an Institute of Space Radio Technology, Xi’an
来源
基金
中国国家自然科学基金;
关键词
broadband satellite communication; dual feedback; parallel implementation; STR;
D O I
10.11959/j.issn.1000-436x.2023046
中图分类号
学科分类号
摘要
Aiming at the problem that it is difficult for existing implementation algorithms of symbol timing recovery to give full consideration to high convergence accuracy and the robustness to resist timing deviation, a high-speed parallel symbol timing recovery algorithm with resampling was proposed. The timing frequency offset and timing phase offset were corrected by using double feedback loops. In the design of parallel resampling, the implementation of parallel numerically controlled oscillators and the use of enable signals sorting and shift registers to implement data reordering were proposed. When designing the timing recovery loop, the parallel implementation structure of the O&M timing error estimation algorithm was analyzed and deduced, and the design method and implementation structure of the loop correction were proposed based on the analysis of the timing phase/frequency offset correction principle. The FPGA test results show that the proposed algorithm can realize the symbol timing recovery of 64APSK modulated signals with arbitrary multiple symbol rate between 4 and 16 times, and the error vector magnitude (EVM) with the ideal signal is within 4%, which meets the requirements of broadband satellite communication. © 2023 Editorial Board of Journal on Communications. All rights reserved.
引用
收藏
页码:15 / 26
页数:11
相关论文
共 19 条
  • [1] BHAT P, NAGATA S, CAMPOY L, Et al., LTE-advanced: an operator perspective, IEEE Communications Magazine, 50, 2, pp. 104-114, (2012)
  • [2] SHAFI M, MOLISCH A F, SMITH P J, Et al., 5G: a tutorial overview of standards, trials, challenges, deployment, and practice, IEEE Journal on Selected Areas in Communications, 35, 6, pp. 1201-1221, (2017)
  • [3] POLESE M, JORNET J M, MELODIA T, Et al., Toward end-to-end, full-stack 6G terahertz networks, IEEE Communications Magazine, 58, 11, pp. 48-54, (2020)
  • [4] ZOU M, ZHAO Z J, WEI F., Research on the development prospect of emerging low earth orbit satellite communication constellations, Journal of China Academy of Electronics and Information Technology, 15, 12, pp. 1155-1162, (2020)
  • [5] GAO Z, ZHOU M, REVIRIEGO P, Et al., Efficient fault-tolerant design for parallel matched filters, IEEE Transactions on Circuits and Systems II: Express Briefs, 65, 3, pp. 366-370, (2018)
  • [6] NIKITENKO A N, PLOTNIKOV M Y, VOLKOV A V, Et al., PGC-atan demodulation scheme with the carrier phase delay compensation for fiber-optic interferometric sensors, IEEE Sensors Journal, 18, 5, pp. 1985-1992, (2018)
  • [7] WANG A H, CHE W, FANG J H, Et al., Research on high speed and hardware efficient parallel blind equalization and its FPGA implementation, Transactions of Beijing Institute of Technology, 39, 11, pp. 1192-1197, (2019)
  • [8] HARB H, AL GHOUWAYEL A C, BOUTILLON E., Parallel generation of most reliable LLRs of a non-binary symbol, IEEE Communications Letters, 23, 10, pp. 1761-1764, (2019)
  • [9] ZHANG X, JIANG Q J, LIANG G, Et al., Design and implementation of a generic parallel architecture for LDPC codes based on FPGA, Journal of University of Chinese Academy of Sciences, 37, 5, pp. 714-719, (2020)
  • [10] GARDNER F M., Interpolation in digital modems. I. fundamentals, IEEE Transactions on Communications, 41, 3, pp. 501-507, (1993)