Efficient computing in image processing and DSPs with ASIP based multiplier

被引:0
作者
Sharma P. [1 ]
Dubey A.K. [1 ]
Goyal A. [2 ]
机构
[1] Department of Electronics & Communication Engineering, Amity University, Noida, Uttar Pradesh
[2] Department of Electrical Engineering and Computer Science, Texas A&M University, Kingsville, TX
来源
Recent Patents on Engineering | 2019年 / 13卷 / 02期
关键词
ASIP; DSP; FPGA; Image processing; MAC; Modified booth; Multiplier; Wallace tree;
D O I
10.2174/1872212112666180810150357
中图分类号
学科分类号
摘要
Background: With the growing demand of image processing and the use of Digital Signal Processors (DSP), the efficiency of the Multipliers and Accumulators has become a bottleneck to get through. We revised a few patents on an Application Specific Instruction Set Processor (ASIP), where the design considerations are proposed for application-specific computing in an efficient way to enhance the throughput. Objective: The study aims to develop and analyze a computationally efficient method to optimize the speed performance of MAC. Methods: The work presented here proposes the design of an Application Specific Instruction Set Processor, exploiting a Multiplier Accumulator integrated as the dedicated hardware. This MAC is optimized for high-speed performance and is the application-specific part of the processor; here it can be the DSP block of an image processor while a 16-bit Reduced Instruction Set Computer (RISC) processor core gives the flexibility to the design for any computing. The design was emulated on a Xilinx Field Programmable Gate Array (FPGA) and tested for various real-time computing. Results: The synthesis of the hardware logic on FPGA tools gave the operating frequencies of the legacy methods and the proposed method, the simulation of the logic verified the functionality. Conclusion: With the proposed method, a significant improvement of 16% increase in throughput has been observed for 256 steps iterations of multiplier and accumulators on an 8-bit sample data. Such an improvement can help in reducing the computation time in many digital signal processing applications where multiplication and addition are done iteratively. © 2019 Bentham Science Publishers.
引用
收藏
页码:174 / 180
页数:6
相关论文
共 50 条
[31]   An efficient multiplier by pass transistor logic partial product and a modified hybrid full adder for image processing applications [J].
Rafiee, Mahmood ;
Pesaran, Farshad ;
Sadeghi, Ayoub ;
Shiri, Nabiollah .
MICROELECTRONICS JOURNAL, 2021, 118 (118)
[32]   Efficient Implementation of 8-bit Vedic Multipliers for Image Processing Application [J].
Vijayan, Aravind E. ;
John, Arlene ;
Sen, Deepak .
2014 INTERNATIONAL CONFERENCE ON CONTEMPORARY COMPUTING AND INFORMATICS (IC3I), 2014, :544-549
[33]   A new approach for design of an efficient FPGA-based reconfigurable convolver for image processing [J].
Abbas Dehghani ;
Ali Kavari ;
Mahdi Kalbasi ;
Keyvan RahimiZadeh .
The Journal of Supercomputing, 2022, 78 :2597-2615
[34]   A new approach for design of an efficient FPGA-based reconfigurable convolver for image processing [J].
Dehghani, Abbas ;
Kavari, Ali ;
Kalbasi, Mahdi ;
RahimiZadeh, Keyvan .
JOURNAL OF SUPERCOMPUTING, 2022, 78 (02) :2597-2615
[35]   Design of Performance Enhanced Approximate Multiplier for Image Processing Applications [J].
Sivanandam, K. ;
Sathana, R. .
COMPUTING SCIENCE, COMMUNICATION AND SECURITY, COMS2 2024, 2025, 2174 :401-410
[36]   RoBA Multiplier: A Rounding-Based Approximate Multiplier for High-Speed yet Energy-Efficient Digital Signal Processing [J].
Zendegani, Reza ;
Kamal, Mehdi ;
Bahadori, Milad ;
Afzali-Kusha, Ali ;
Pedram, Massoud .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (02) :393-401
[37]   Highly efficient low-area gate-diffusion-input-based approximate full adders for image processing computing [J].
Roodbali, Khadijeh Moeini ;
Abiri, Ebrahim ;
Hassanli, Kourosh .
JOURNAL OF SUPERCOMPUTING, 2024, 80 (06) :8129-8155
[38]   Highly efficient low-area gate-diffusion-input-based approximate full adders for image processing computing [J].
Khadijeh Moeini Roodbali ;
Ebrahim Abiri ;
Kourosh Hassanli .
The Journal of Supercomputing, 2024, 80 :8129-8155
[39]   High Performance Computing on SpiNNaker Neuromorphic Platform: a Case Study for Energy Efficient Image Processing [J].
Sugiarto, Indar ;
Liu, Gengting ;
Davidson, Simon ;
Plana, Luis A. ;
Furber, Steve B. .
2016 IEEE 35TH INTERNATIONAL PERFORMANCE COMPUTING AND COMMUNICATIONS CONFERENCE (IPCCC), 2016,
[40]   An Efficient Image Processing Based Method for Gills Segmentation from a Digital Fish Image [J].
Issac, Ashish ;
Datta, Malay Kishore ;
Sarkar, Biplab ;
Burget, Radim .
2016 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2016, :651-655