Efficient computing in image processing and DSPs with ASIP based multiplier

被引:0
作者
Sharma P. [1 ]
Dubey A.K. [1 ]
Goyal A. [2 ]
机构
[1] Department of Electronics & Communication Engineering, Amity University, Noida, Uttar Pradesh
[2] Department of Electrical Engineering and Computer Science, Texas A&M University, Kingsville, TX
来源
Recent Patents on Engineering | 2019年 / 13卷 / 02期
关键词
ASIP; DSP; FPGA; Image processing; MAC; Modified booth; Multiplier; Wallace tree;
D O I
10.2174/1872212112666180810150357
中图分类号
学科分类号
摘要
Background: With the growing demand of image processing and the use of Digital Signal Processors (DSP), the efficiency of the Multipliers and Accumulators has become a bottleneck to get through. We revised a few patents on an Application Specific Instruction Set Processor (ASIP), where the design considerations are proposed for application-specific computing in an efficient way to enhance the throughput. Objective: The study aims to develop and analyze a computationally efficient method to optimize the speed performance of MAC. Methods: The work presented here proposes the design of an Application Specific Instruction Set Processor, exploiting a Multiplier Accumulator integrated as the dedicated hardware. This MAC is optimized for high-speed performance and is the application-specific part of the processor; here it can be the DSP block of an image processor while a 16-bit Reduced Instruction Set Computer (RISC) processor core gives the flexibility to the design for any computing. The design was emulated on a Xilinx Field Programmable Gate Array (FPGA) and tested for various real-time computing. Results: The synthesis of the hardware logic on FPGA tools gave the operating frequencies of the legacy methods and the proposed method, the simulation of the logic verified the functionality. Conclusion: With the proposed method, a significant improvement of 16% increase in throughput has been observed for 256 steps iterations of multiplier and accumulators on an 8-bit sample data. Such an improvement can help in reducing the computation time in many digital signal processing applications where multiplication and addition are done iteratively. © 2019 Bentham Science Publishers.
引用
收藏
页码:174 / 180
页数:6
相关论文
共 50 条
  • [21] Hardware-efficient approximate multiplier architectures for media processing applications
    Uppugunduru, Anil Kumar
    Ahmed, Syed Ershad
    [J]. CIRCUIT WORLD, 2022, 48 (02) : 223 - 232
  • [22] Designing of an 8 x 8 Multiplier with New Inexact 4:2 Compressors for Image Processing Applications
    Rahmani, Mitra
    Babaeinik, Majid
    Ghods, Vahid
    Khalesi, Hassan
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 42 (11) : 6749 - 6779
  • [23] Efficient memory architecture for image processing
    Perri, Stefania
    Corsonello, Pasquale
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2011, 39 (03) : 351 - 356
  • [24] A Time-Efficient Image Processing Algorithm for Multicore/Manycore Parallel Computing
    Asaduzzaman, Abu
    Martinez, Angel
    Sepehri, Aras
    [J]. IEEE SOUTHEASTCON 2015, 2015,
  • [25] Design and Analysis of Approximate Multiplier of Majority-Based Imprecise 4-2 Compressor for Image Processing
    Zhang, Yongqiang
    Chen, Xiaoyue
    Guo, Pixia
    Xie, Guangjun
    [J]. 2023 IEEE 23RD INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY, NANO, 2023, : 524 - 528
  • [26] Reconfigurable computing system for image processing via the internet
    Vega-Rodriguez, Miguel A.
    Gomez-Iglesias, Antonio
    Gomez-Pulido, Juan A.
    Sanchez-Perez, Juan M.
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2007, 31 (08) : 498 - 515
  • [27] Implementation of Efficient Image Processing Algorithm on FPGA
    Khosla, Robin
    Singh, Balwinder
    [J]. 2013 INTERNATIONAL CONFERENCE ON MACHINE INTELLIGENCE AND RESEARCH ADVANCEMENT (ICMIRA 2013), 2013, : 335 - 339
  • [28] A Majority-Based Imprecise Multiplier for Ultra-Efficient Approximate Image Multiplication
    Sabetzadeh, Farnaz
    Moaiyeri, Mohammad Hossein
    Ahmadinejad, Mohammad
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (11) : 4200 - 4208
  • [29] Granular computing in image processing and understanding
    Butenkov, SA
    [J]. PROCEEDINGS OF THE IASTED INTERNATIONAL CONFERENCE ON ARTIFICIAL INTELLIGENCE AND APPLICATIONS, VOLS 1AND 2, 2004, : 811 - 816
  • [30] Research and Application in image processing technology based on the embedded parallel computing
    He, Gaoming
    Wang, Mei
    [J]. MECHANICAL ENGINEERING AND GREEN MANUFACTURING II, PTS 1 AND 2, 2012, 155-156 : 836 - 840