Efficient computing in image processing and DSPs with ASIP based multiplier

被引:0
|
作者
Sharma P. [1 ]
Dubey A.K. [1 ]
Goyal A. [2 ]
机构
[1] Department of Electronics & Communication Engineering, Amity University, Noida, Uttar Pradesh
[2] Department of Electrical Engineering and Computer Science, Texas A&M University, Kingsville, TX
来源
Recent Patents on Engineering | 2019年 / 13卷 / 02期
关键词
ASIP; DSP; FPGA; Image processing; MAC; Modified booth; Multiplier; Wallace tree;
D O I
10.2174/1872212112666180810150357
中图分类号
学科分类号
摘要
Background: With the growing demand of image processing and the use of Digital Signal Processors (DSP), the efficiency of the Multipliers and Accumulators has become a bottleneck to get through. We revised a few patents on an Application Specific Instruction Set Processor (ASIP), where the design considerations are proposed for application-specific computing in an efficient way to enhance the throughput. Objective: The study aims to develop and analyze a computationally efficient method to optimize the speed performance of MAC. Methods: The work presented here proposes the design of an Application Specific Instruction Set Processor, exploiting a Multiplier Accumulator integrated as the dedicated hardware. This MAC is optimized for high-speed performance and is the application-specific part of the processor; here it can be the DSP block of an image processor while a 16-bit Reduced Instruction Set Computer (RISC) processor core gives the flexibility to the design for any computing. The design was emulated on a Xilinx Field Programmable Gate Array (FPGA) and tested for various real-time computing. Results: The synthesis of the hardware logic on FPGA tools gave the operating frequencies of the legacy methods and the proposed method, the simulation of the logic verified the functionality. Conclusion: With the proposed method, a significant improvement of 16% increase in throughput has been observed for 256 steps iterations of multiplier and accumulators on an 8-bit sample data. Such an improvement can help in reducing the computation time in many digital signal processing applications where multiplication and addition are done iteratively. © 2019 Bentham Science Publishers.
引用
收藏
页码:174 / 180
页数:6
相关论文
共 50 条
  • [1] DSPs for image and video processing
    Illgner, K
    SIGNAL PROCESSING, 2000, 80 (11) : 2323 - 2336
  • [2] Research on application of morphology processing infrared image based on DSPs
    Dong Yan-zhi
    He You-jin
    Li Hai-yan
    INTERNATIONAL SYMPOSIUM ON PHOTOELECTRONIC DETECTION AND IMAGING 2007: IMAGE PROCESSING, 2008, 6623
  • [3] A Reconfigurable High Performance ASIP Engine for Image Signal Processing
    Liao, Hsuanchun
    Asri, Mochamad
    Isshiki, Tsuyoshi
    Li, Dongju
    Kunieda, Hiroaki
    2012 IEEE 26TH INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM WORKSHOPS & PHD FORUM (IPDPSW), 2012, : 368 - 375
  • [4] Hardware Efficient Approximate Multiplier Architecture for Image Processing Applications
    Shravani Chandaka
    Balaji Narayanam
    Journal of Electronic Testing, 2022, 38 : 217 - 230
  • [5] Hardware Efficient Approximate Multiplier Architecture for Image Processing Applications
    Chandaka, Shravani
    Narayanam, Balaji
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2022, 38 (02): : 217 - 230
  • [6] Comparison and design of energy-efficient approximate multiplier schemes for image processing by CNTFET
    Tavakkoli, Elmira
    Shokri, Shayan
    Aminian, Mahdi
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024, 111 (05) : 813 - 834
  • [7] ReARM: A Reconfigurable Approximate Rounding-Based Multiplier for Image Processing
    Bhattacharjya, Rajat
    Kanani, Alish
    Goel, Neeraj
    2020 24TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2020,
  • [8] A Design of High Performance Parallel Architecture and Communication for Multi-ASIP Based Image Processing Engine
    Liao, Hsuan-Chun
    Asri, Mochamad
    Isshiki, Tsuyoshi
    Li, Dongju
    Kunieda, Hiroaki
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2013, E96A (06) : 1222 - 1235
  • [9] A Reconfigurable ASIP-based Approach for High Performance Image Signal Processing
    Asri, Mochamad
    Liao, Hsuan-Chun
    Isshiki, Tsuyoshi
    Li, Dongju
    Kunieda, Hiroaki
    2012 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2012, : 611 - 614
  • [10] Using DSP-ASIP for Image Processing Applications
    Sohail, Sameed
    Saeed, Ali
    Rashid, Haroon Ur
    INTELLIGENT COMPUTING, VOL 1, 2019, 858 : 548 - 557