A Benchmark of Cryo-CMOS Embedded SRAM/DRAMs in 40-nm CMOS

被引:4
|
作者
Damsteegt, Rob A. [1 ,2 ]
Overwater, Ramon W. J. [1 ,2 ]
Babaie, Masoud [2 ,3 ]
Sebastiano, Fabio [1 ,2 ]
机构
[1] Delft Univ Technol, Dept Quantum & Comp Engn, NL-2628 CD Delft, Netherlands
[2] QuTech, NL-2628CJ Delft, Netherlands
[3] Delft Univ Technol, Dept Microelect, NL-2628 CD Delft, Netherlands
关键词
Cryogenic CMOS (cryo-CMOS); DRAM; eDRAM; memory; quantum computing; SRAM; LOW-TEMPERATURE; DRAM; OPERATION; CELL; CIRCUITS; DESIGN; RAM;
D O I
10.1109/JSSC.2024.3385696
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The interface electronics needed for quantum processors require cryogenic CMOS (cryo-CMOS) embedded digital memories covering a wide range of specifications. To identify the optimum architecture for each specific application, this article presents a benchmark from room temperature (RT) down to 4.2 K of custom SRAMs/DRAMs in the same 40-nm CMOS process. To deal with the significant variations in device parameters at cryogenic temperatures, such as the increased threshold voltage, lower subthreshold leakage, and increased variability, the feasibility of different memories at cryogenic temperature is assessed and specific guidelines for cryogenic memory design are drafted. Unlike at RT, the 2T low-threshold-voltage (LVT) DRAM at 4.2 K is up to 2x more power efficient than both SRAMs for any access rate above 75 kHz since the lower leakage increases the retention time by 40,000 x , thus sharply cutting on the refresh power and showing the potential of cryo-CMOS DRAMs in cryogenic applications.
引用
收藏
页码:2042 / 2054
页数:13
相关论文
共 50 条
  • [41] A 60 GHz low phase noise VCO with second harmonic tail extraction in 40-nm CMOS
    Psycharis, Ioannis-Dimitrios
    Tsourtis, Vasileios
    Kalivas, Grigorios
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 186
  • [42] Design and Implementation of a 3.9-to-5.3 GHz 65 nm Cryo-CMOS LNA with an Average Noise Temperature of 10.2 K
    Das, Sayan
    Raman, Sanjay
    Bardin, Joseph C.
    2022 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS 2022), 2022, : 719 - 722
  • [43] A 60-GHz Power Amplifier With AM-PM Distortion Cancellation in 40-nm CMOS
    Kulkarni, Shailesh
    Reynaert, Patrick
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2016, 64 (07) : 2284 - 2291
  • [44] A Current-Reused Injection-Locked Frequency Multiplication/Division Circuit in 40-nm CMOS
    Feng, Pin-Hao
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2013, 61 (04) : 1523 - 1532
  • [45] A Charge-Sharing Bandpass Filter Topology with Boosted Q-Factor in 40-nm CMOS
    Baumgratz, Filipe D.
    Ferreira, Sandro B.
    Steyaert, Michiel
    Bampi, Sergio
    Tavernier, Filip
    2018 31ST SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI), 2018,
  • [46] 200-MHz Single-Ended 6T 1-kb SRAM With 0.2313 pJ Energy/Access Using 40-nm CMOS Logic Process
    Wang, Chua-Chin
    Kuo, Chien-Ping
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (09) : 3163 - 3166
  • [47] A Sub mW Low Flicker Noise Cryo-CMOS QVCO for Quantum Computing Application
    Liang, Chenglong
    Zhao, Ya
    Guo, Zhuoqi
    Gao, Zixun
    Tang, Bingjun
    Fan, Chao
    Xin, Youze
    Geng, Li
    2024 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM, IMS 2024, 2024, : 982 - 985
  • [48] A 23-mW Face Recognition Processor with Mostly-Read 5T Memory in 40-nm CMOS
    Jeon, Dongsuk
    Dong, Qing
    Kim, Yejoong
    Wang, Xiaolong
    Chen, Shuai
    Yu, Hao
    Blaauw, David
    Sylvester, Dennis
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (06) : 1628 - 1642
  • [49] A 45-nm bulk CMOS embedded SRAM with improved immunity against process and temperature variations
    Nii, Koji
    Yabuuchi, Makoto
    Tsukamoto, Yasumasa
    Ohbayashi, Shigeki
    Imaoka, Susumu
    Makino, Hiroshi
    Yamagami, Yoshmobu
    Ishikura, Satoshi
    Terano, Toshio
    Oashi, Toshiyuki
    Hashimoto, Keiji
    Sebe, Akio
    Okazaki, Gen
    Satomi, Katsuji
    Akamatsu, Hironori
    Shinohara, Hirofumi
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (01) : 180 - 191
  • [50] A D -Band High-Gain Low-Noise Amplifier With Transformer-Embedded Network Gmax-Core in 40-nm CMOS
    Wang, Yu-Hsiang
    Wang, Yunshan
    Cheng, Yu-Hsiang
    IEEE MICROWAVE AND WIRELESS TECHNOLOGY LETTERS, 2024, 34 (12): : 1355 - 1358