A Benchmark of Cryo-CMOS Embedded SRAM/DRAMs in 40-nm CMOS

被引:4
|
作者
Damsteegt, Rob A. [1 ,2 ]
Overwater, Ramon W. J. [1 ,2 ]
Babaie, Masoud [2 ,3 ]
Sebastiano, Fabio [1 ,2 ]
机构
[1] Delft Univ Technol, Dept Quantum & Comp Engn, NL-2628 CD Delft, Netherlands
[2] QuTech, NL-2628CJ Delft, Netherlands
[3] Delft Univ Technol, Dept Microelect, NL-2628 CD Delft, Netherlands
关键词
Cryogenic CMOS (cryo-CMOS); DRAM; eDRAM; memory; quantum computing; SRAM; LOW-TEMPERATURE; DRAM; OPERATION; CELL; CIRCUITS; DESIGN; RAM;
D O I
10.1109/JSSC.2024.3385696
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The interface electronics needed for quantum processors require cryogenic CMOS (cryo-CMOS) embedded digital memories covering a wide range of specifications. To identify the optimum architecture for each specific application, this article presents a benchmark from room temperature (RT) down to 4.2 K of custom SRAMs/DRAMs in the same 40-nm CMOS process. To deal with the significant variations in device parameters at cryogenic temperatures, such as the increased threshold voltage, lower subthreshold leakage, and increased variability, the feasibility of different memories at cryogenic temperature is assessed and specific guidelines for cryogenic memory design are drafted. Unlike at RT, the 2T low-threshold-voltage (LVT) DRAM at 4.2 K is up to 2x more power efficient than both SRAMs for any access rate above 75 kHz since the lower leakage increases the retention time by 40,000 x , thus sharply cutting on the refresh power and showing the potential of cryo-CMOS DRAMs in cryogenic applications.
引用
收藏
页码:2042 / 2054
页数:13
相关论文
共 50 条
  • [21] A Cryo-CMOS Oscillator With an Automatic Common-Mode Resonance Calibration for Quantum Computing Applications
    Gong, Jiang
    Chen, Yue
    Charbon, Edoardo
    Sebastiano, Fabio
    Babaie, Masoud
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (12) : 4810 - 4822
  • [22] A Cryo-CMOS Digital Cell Library for Quantum Computing Applications
    Schriek, E.
    Sebastiano, F.
    Charbon, E.
    IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 : 310 - 313
  • [23] A Cryo-CMOS Transmon Qubit Controller and Verification with FPGA Emulation
    Tien, Kevin
    Inoue, Ken
    Lekuch, Scott
    Frank, David J.
    Chakraborty, Sudipto
    Rosno, Pat
    Fox, Thomas
    Yeck, Mark
    Glick, Joseph A.
    Robertazzi, Raphael
    Richetta, Ray
    Bulzacchelli, John F.
    Ramirez, Daniel
    Yilma, Dereje
    Davies, Andrew
    Joshi, Rajiv, V
    Underwood, Devin
    Wisnieff, Dorothy
    Baks, Chris
    Bethune, Donald
    Timmerwilke, John
    Johnson, Blake R.
    Gaucher, Brian P.
    Friedman, Daniel J.
    PROCEEDINGS OF THE 2022 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2022), 2022, : 13 - 16
  • [24] A Low-Power Microcontroller in a 40-nm CMOS Using Charge Recycling
    Blutman, Kristof
    Kapoor, Ajay
    Majumdar, Arjun
    Martinez, Jacinto Garcia
    Echeverri, Juan
    Sevat, Leo
    van der Wel, Arnoud P.
    Fatemi, Hamed
    Makinwa, Kofi A. A.
    de Gyvez, Jose Pineda
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (04) : 950 - 960
  • [25] Millikelvin temperature cryo-CMOS multiplexer for scalable quantum device characterisation
    Potocnik, Anton
    Brebels, Steven
    Verjauw, Jeroen
    Acharya, Rohith
    Grill, Alexander
    Wan, Danny
    Mongillo, Massimo
    Li, Ruoyu
    Ivanov, Tsvetan
    Van Winckel, Steven
    Mohiyaddin, Fahd A.
    Govoreanu, Bogdan
    Craninckx, Jan
    Radu, Iuliana P.
    QUANTUM SCIENCE AND TECHNOLOGY, 2022, 7 (01)
  • [26] IceMOS: Cryo-CMOS Python']Python-Based Calibration Tool
    Montanares, Mauricio
    Wen, Minda
    Palmat, V. H. Arzate
    McCarthyt, Kevin G.
    Salgado, Gerardo Molina
    2024 IEEE 67TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, MWSCAS 2024, 2024, : 1011 - 1015
  • [27] A Cryo-CMOS DAC-Based 40-Gb/s PAM4 Wireline Transmitter for Quantum Computing
    Fakkel, Niels
    Mortazavi, Mohsen
    Overwater, Ramon W. J.
    Sebastiano, Fabio
    Babaie, Masoud
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2024, 59 (05) : 1433 - 1446
  • [28] An energy-efficient high-speed CMOS hybrid comparator with reduced delay time in 40-nm CMOS process
    Huang, Sen
    Diao, Shengxi
    Lin, Fujiang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 89 (01) : 231 - 238
  • [29] A power-efficient 14.8-GHz CMOS programmable frequency divider with quadrature outputs in 40-nm CMOS process
    Huang, Sen
    Diao, Shengxi
    Lin, Fujiang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 93 (02) : 189 - 196
  • [30] An SEU-Resilient SRAM Bitcell in 65-nm CMOS Technology
    Chen, Qingyu
    Wang, Haibin
    Chen, Li
    Li, Lixiang
    Zhao, Xing
    Liu, Rui
    Chen, Mo
    Li, Xuantian
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2016, 32 (03): : 385 - 391