A Small-Area 2nd-Order Adder-Less Continuous-Time ΔΣ Modulator With Pulse Shaping FIR DAC for Magnetic Sensing

被引:0
作者
Srivastava, Manish [1 ]
Ferro, Alessandro [1 ]
Sidun, Aleksandr [1 ]
de la Rosa, Jose M. [2 ]
ODonoghue, Kilian [1 ]
Cantillon-Murphy, Padraig [1 ]
OHare, Daniel [1 ]
机构
[1] Univ Coll Cork, Tyndall Natl Inst, MCCI, Cork T12 R5CP, Ireland
[2] Univ Seville, Inst Microelect Sevilla, IMSE CNM, CSIC, Seville 41092, Spain
来源
IEEE OPEN JOURNAL OF CIRCUITS AND SYSTEMS | 2024年 / 5卷
关键词
Finite impulse response filters; Clocks; Modulation; Jitter; Robot sensing systems; Computed tomography; Delays; Analog-to-digital conversion; continuous-time delta-sigma modulation; excess loop-delay compensation; FIR DAC; magnetic sensor; sensor interface; DESIGN;
D O I
10.1109/OJCAS.2024.3378653
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work presents a small-area 2nd-order continuous-time Delta Sigma Modulator (CT Delta Sigma M) with a single low dropout regulator (LDO) serving as both the power supply for the CT Delta Sigma M and reference voltage buffer. The CT Delta Sigma M is used for digitising very low amplitude signals in applications such as magnetic tracking for image-guided and robotic surgery. A cascade of integrators in a feed-forward architecture implemented with an adder-less architecture has been proposed to minimise the silicon area. In addition, a novel continuous-time pulse-shaped digital-to-analog converter (CT-PS DAC) is proposed for excess loop delay (ELD) compensation to simplify the current drive requirements of the reference voltage buffer. This enables a single low-dropout (LDO) voltage regulator to generate both power supply and V-ref for the DAC. The circuit has been designed in 65-nm CMOS technology, achieving a peak 82-dB SNDR and 91-dB DR within a signal bandwidth of 20 kHz and the CT Delta Sigma M consumes 300 mu W of power when clocked at 10.24 MHz. The CT Delta Sigma M achieves a state-of-the-art area of 0.07 mm(2).
引用
收藏
页码:42 / 54
页数:13
相关论文
共 29 条
[1]  
[Anonymous], 2022, Magnetic Materials and Technologies for Medical Applications
[2]  
Basak D. Li, IEEE Trans
[3]   Analysis and Design of an Audio Continuous-Time 1-X FIR-MASH Delta-Sigma Modulator [J].
Billa, Sujith ;
Dixit, Suhas ;
Pavan, Shanthi .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (10) :2649-2659
[4]   Analysis and Design of Continuous-Time Delta-Sigma Converters Incorporating Chopping [J].
Billa, Sujith ;
Sukumaran, Amrith ;
Pavan, Shanthi .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (09) :2350-2361
[5]   A 2GHz 2-bit Continuous-Time Delta Sigma ADC with 2GHz chopper achieving 12nV/sqrt(Hz) 1/f noise at 153kHz and-104.7dBc THD in 30MHz BW [J].
Cenci, P. ;
Brekelmans, H. ;
Bajoria, S. ;
Ganzerli, M. ;
Burdiek, B. ;
Rutten, R. ;
Gao, Y. ;
Bolatkale, M. ;
Swinkels, P. ;
Breems, L. .
ESSCIRC 2022- IEEE 48TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2022, :321-324
[6]   A 15.2-ENOB 5-kHz BW 4.5-μW Chopped CT ΔΣ-ADC for Artifact-Tolerant Neural Recording Front Ends [J].
Chandrakumar, Hariprasad ;
Markovic, Dejan .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (12) :3470-3483
[7]   Clock jitter and quantizer metastability in continuous-time delta-sigma modulators [J].
Cherry, JA ;
Snelgrove, WM .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 1999, 46 (06) :661-676
[8]   A Low-Power 1-V Supply Dynamic Comparator [J].
Chevella, Subhash ;
O'Hare, Daniel ;
O'Connell, Ivan .
IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 :154-157
[9]   A 106 dB A-Weighted DR Low-Power Continuous-Time ΣΔ Modulator for MEMS Microphones [J].
De Berti, Claudio ;
Malcovati, Piero ;
Crespi, Lorenzo ;
Baschirotto, Andrea .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (07) :1607-1618
[10]  
Eland E, 2020, SYMP VLSI CIRCUITS