Design of a multilayer reversible ALU in QCA technology

被引:3
作者
Faraji, Reza [1 ]
Rezai, Abdalhossein [1 ]
机构
[1] Univ Sci & Culture, Dept Elect Engn, Tehran, Iran
关键词
QCA; Reversible; Multilayer; Arithmetic logic unit; Nanotechnology QCADesigner; DISSIPATION; ADDER;
D O I
10.1007/s11227-024-06102-z
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A promising alternative for the CMOS technology is the Quantum-dot Cellular Automata (QCA) technology. In this technology, the low-latency, ultra-dense, and low-power consumption digital circuits are designed. Until now, many digital circuits are designed and improved in the QCA technology. The Arithmetic Logic Unit (ALU) is an important digital circuit that designed in this technology. The reversible logic gates such as NOT, Feynman, and Fredkin gates are important elements in the arithmetic circuits and processors design. In addition, considering the cell arrangements has a great influence on the area and speed of execution of computing devices in the QCA technology. This paper's goal is to build a new multilayer QCA Reversible ALU (RALU). In this paper, we used one HN and three Fredkin gates to design and implement a new and efficient RALU circuit in the QCA technology. The proposed QCA RALU circuit is simulated and tested using QCADesigner tool. The simulation results demonstrate that the developed QCA multilayer RALU has 489 cells, 0.36 mu m2 area, 3.75 clock cycles delay, 2.02 meV average energy, and 5.41 nW power dissipation. In addition, the comparison indicates that the developed QCA RALU circuit has advantages compared to other QCA RALU circuits with regards to energy, area, latency, and cost.
引用
收藏
页码:17135 / 17158
页数:24
相关论文
共 50 条
[41]   Design of an Efficient Multilayer Arithmetic Logic Unit in Quantum-Dot Cellular Automata (QCA) [J].
Babaie, Shahram ;
Sadoghifar, Ali ;
Bahar, Ali Newaz .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (06) :963-967
[42]   Design and Analysis of Two Dot One Electron QCA Ex-OR Gate in Logically Reversible Gate Design [J].
Ghosh, Mili ;
Mukhopadhyay, Debarka ;
Dutta, Paramartha .
2015 International Symposium on Advanced Computing and Communication (ISACC), 2015, :272-277
[43]   Design of Reversible Fingerprint Authenticator Circuit using Quantum-Dot Cellular Automata (QCA) [J].
Debnath, Bikash ;
Das, Jadav Chandra ;
De, Debashis .
JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2018, 13 (2-3) :165-183
[44]   Latch and flip-flop design in QCA technology with minimum number of cells [J].
Gholami, Mohammad ;
Movahedi, Maryam ;
Amirzadeh, Zaman .
COMPUTERS & ELECTRICAL ENGINEERING, 2022, 102
[45]   Design of 2:4 and 3:8 decoder circuit using QCA technology [J].
Chakrabarty, Ratna ;
Roy, S. ;
Pathak, T. ;
Ghosh, D. ;
Mandal, N. K. .
NANOSYSTEMS-PHYSICS CHEMISTRY MATHEMATICS, 2021, 12 (04) :442-452
[46]   Efficient Design of Reversible Logic ALU Using Coplanar Quantum-Dot Cellular Automata [J].
Sasamal, Trailokya Nath ;
Mohan, Anand ;
Singh, Ashutosh Kumar .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (02)
[47]   Peres Gate Realization in QCA for Reversible Binary Incrementer [J].
Safoev, N. ;
Jeon, J. C. .
ADVANCED SCIENCE LETTERS, 2017, 23 (10) :9812-9817
[48]   QCA with reversible arithmetic and logic unit for nanoelectronics applications [J].
Latha, Gade Mary Swarna ;
Rooban, S. .
INTERNATIONAL JOURNAL OF INTELLIGENT COMPUTING AND CYBERNETICS, 2023, 16 (01) :139-157
[49]   Priority Encoder using reversible logic gates in QCA [J].
Sen, Riya ;
Das, Sandip ;
Mazumder, Gitika Guha ;
Yadav, Priyanka ;
Neogy, Ballary ;
Pandey, Rohit ;
Sharma, Shalu ;
Jana, Biswajit .
2017 8TH IEEE ANNUAL INFORMATION TECHNOLOGY, ELECTRONICS AND MOBILE COMMUNICATION CONFERENCE (IEMCON), 2017, :319-323
[50]   A Design of a 4 Dot 2 Electron QCA Full Adder Using Two Reversible Half Adders [J].
Mondal, Sunanda ;
Mukhopadhyay, Debarka ;
Dutta, Paramartha .
PROCEEDINGS OF THE FIRST INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND COMMUNICATION, 2017, 458 :327-335