Design of a multilayer reversible ALU in QCA technology

被引:3
作者
Faraji, Reza [1 ]
Rezai, Abdalhossein [1 ]
机构
[1] Univ Sci & Culture, Dept Elect Engn, Tehran, Iran
关键词
QCA; Reversible; Multilayer; Arithmetic logic unit; Nanotechnology QCADesigner; DISSIPATION; ADDER;
D O I
10.1007/s11227-024-06102-z
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A promising alternative for the CMOS technology is the Quantum-dot Cellular Automata (QCA) technology. In this technology, the low-latency, ultra-dense, and low-power consumption digital circuits are designed. Until now, many digital circuits are designed and improved in the QCA technology. The Arithmetic Logic Unit (ALU) is an important digital circuit that designed in this technology. The reversible logic gates such as NOT, Feynman, and Fredkin gates are important elements in the arithmetic circuits and processors design. In addition, considering the cell arrangements has a great influence on the area and speed of execution of computing devices in the QCA technology. This paper's goal is to build a new multilayer QCA Reversible ALU (RALU). In this paper, we used one HN and three Fredkin gates to design and implement a new and efficient RALU circuit in the QCA technology. The proposed QCA RALU circuit is simulated and tested using QCADesigner tool. The simulation results demonstrate that the developed QCA multilayer RALU has 489 cells, 0.36 mu m2 area, 3.75 clock cycles delay, 2.02 meV average energy, and 5.41 nW power dissipation. In addition, the comparison indicates that the developed QCA RALU circuit has advantages compared to other QCA RALU circuits with regards to energy, area, latency, and cost.
引用
收藏
页码:17135 / 17158
页数:24
相关论文
共 50 条
[31]   An optimal design of conservative efficient reversible parity logic circuits using QCA [J].
Bahar A.N. ;
Ahmad F. ;
Nahid N.M. ;
Kamrul Hassan M. ;
Abdullah-Al-Shafi M. ;
Ahmed K. .
International Journal of Information Technology, 2019, 11 (4) :785-794
[32]   An Efficient Design of a Parallel Prefix Adder based on QCA Technology [J].
Touil, Lamjed ;
Henchir, Chteoui ;
Mtibaa, Abdellatif .
IETE JOURNAL OF RESEARCH, 2023,
[33]   Novel Circuits Design for SISO Shift Register in QCA Technology [J].
Divshali, Mojtaba Niknezhad ;
Rezai, Abdalhossein .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (11)
[34]   Reversible code converters in QCA nanotechnology [J].
Riyaz, Sadat ;
Rabeet, Mir Nashit ;
Sharma, Vijay Kumar .
MATERIALS TODAY-PROCEEDINGS, 2022, 63 :440-446
[35]   Design and Analysis of FPGA Based 32 Bit ALU Using Reversible Gates [J].
Swamynathan, S. M. ;
Banumathi, V. .
2017 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, INSTRUMENTATION AND COMMUNICATION ENGINEERING (ICEICE), 2017,
[36]   Design of an Efficient Multilayer Hybrid Reversible Spintronic Ripple Carry Adder Using Quantum Cellular Automata Technique [J].
Roy, Rupsa ;
Sarkar, Swarup ;
Dhar, Sourav .
IETE JOURNAL OF RESEARCH, 2023, 69 (10) :6775-6786
[37]   Design of QCA 4-Bit Even Parity Generator Using Multilayer Structure [J].
You, Y. W. ;
Jeon, J. C. .
ADVANCED SCIENCE LETTERS, 2017, 23 (10) :10107-10111
[38]   Coplanar High-Speed and Efficient Multiplier Design for QCA Technology [J].
Abbasi, Reza ;
Omidi, Reza .
JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING, 2025, 2025 (01)
[39]   Design and power optimization of a QCA-based universal reversible logic gate architecture using cell interaction approach [J].
Taray, Aamir Suhail ;
Singh, Satyendra Kumar ;
Singh, Yogesh ;
Naaz, Farah ;
Hazra, Purnima .
MICROELECTRONICS RELIABILITY, 2024, 159
[40]   QCA based design of Polar encoder circuit for nano communication network [J].
Das, Jadav Chandra ;
De, Debashis .
NANO COMMUNICATION NETWORKS, 2018, 18 :82-92