Design of a multilayer reversible ALU in QCA technology

被引:3
作者
Faraji, Reza [1 ]
Rezai, Abdalhossein [1 ]
机构
[1] Univ Sci & Culture, Dept Elect Engn, Tehran, Iran
关键词
QCA; Reversible; Multilayer; Arithmetic logic unit; Nanotechnology QCADesigner; DISSIPATION; ADDER;
D O I
10.1007/s11227-024-06102-z
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A promising alternative for the CMOS technology is the Quantum-dot Cellular Automata (QCA) technology. In this technology, the low-latency, ultra-dense, and low-power consumption digital circuits are designed. Until now, many digital circuits are designed and improved in the QCA technology. The Arithmetic Logic Unit (ALU) is an important digital circuit that designed in this technology. The reversible logic gates such as NOT, Feynman, and Fredkin gates are important elements in the arithmetic circuits and processors design. In addition, considering the cell arrangements has a great influence on the area and speed of execution of computing devices in the QCA technology. This paper's goal is to build a new multilayer QCA Reversible ALU (RALU). In this paper, we used one HN and three Fredkin gates to design and implement a new and efficient RALU circuit in the QCA technology. The proposed QCA RALU circuit is simulated and tested using QCADesigner tool. The simulation results demonstrate that the developed QCA multilayer RALU has 489 cells, 0.36 mu m2 area, 3.75 clock cycles delay, 2.02 meV average energy, and 5.41 nW power dissipation. In addition, the comparison indicates that the developed QCA RALU circuit has advantages compared to other QCA RALU circuits with regards to energy, area, latency, and cost.
引用
收藏
页码:17135 / 17158
页数:24
相关论文
共 50 条
[21]   Towards the hierarchical design of multilayer QCA logic circuit [J].
Sen, Bibhash ;
Nag, Anirban ;
De, Asmit ;
Sikdar, Biplab K. .
JOURNAL OF COMPUTATIONAL SCIENCE, 2015, 11 :233-244
[22]   QCA Based Design of Reversible Carry Lookahead Generator [J].
Das, Jadav Chandra ;
De, Debashis .
PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON 2017 DEVICES FOR INTEGRATED CIRCUIT (DEVIC), 2017, :180-184
[23]   Design of a Reversible ALU based on Novel Programmable Reversible Logic Gate Structures [J].
Morrison, Matthew ;
Ranganathan, Nagarajan .
2011 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2011, :126-131
[24]   An extensible architecture of 32-bit ALU for high-speed computing in QCA technology [J].
Nilesh Patidar ;
Namit Gupta .
The Journal of Supercomputing, 2022, 78 :19605-19627
[25]   Nano Design Of Communication Parts With QCA Using Reversible Logic [J].
Govindapriya, K. ;
Periyasamy, M. .
PROCEEDINGS OF 2016 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2016, :819-823
[26]   QCA-Based RAM Design Using a Resilient Reversible Gate with Improved Performance [J].
Singh, Rupali ;
Sharma, Devendra Kumar .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (13)
[27]   Design of a Power Efficient ALU Using Reversible Logic Gates [J].
Rahim, B. Abdul ;
Dhananjaya, B. ;
Fahimuddin, S. ;
Dastagiri, N. Bala .
ICCCE 2018, 2019, 500 :469-479
[28]   QCA based programmable logic block for implementation of digital circuits in multilayer framework [J].
Singh, Rupali ;
Singh, Pankaj .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2025, 123 (02)
[29]   Design of Low Power Fault Tolerant Reversible Multiplexer Using QCA [J].
Maity, Moumita ;
Ghosal, Prasun ;
Das, Bishwarup .
2012 THIRD INTERNATIONAL CONFERENCE ON EMERGING APPLICATIONS OF INFORMATION TECHNOLOGY (EAIT), 2012, :467-470
[30]   Efficient design of reversible alu in quantum-dot cellular automata [J].
Sasamal, Trailokya Nath ;
Singh, Ashutosh Kumar ;
Mohan, Anand .
OPTIK, 2016, 127 (15) :6172-6182