Design of a multilayer reversible ALU in QCA technology

被引:3
作者
Faraji, Reza [1 ]
Rezai, Abdalhossein [1 ]
机构
[1] Univ Sci & Culture, Dept Elect Engn, Tehran, Iran
关键词
QCA; Reversible; Multilayer; Arithmetic logic unit; Nanotechnology QCADesigner; DISSIPATION; ADDER;
D O I
10.1007/s11227-024-06102-z
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A promising alternative for the CMOS technology is the Quantum-dot Cellular Automata (QCA) technology. In this technology, the low-latency, ultra-dense, and low-power consumption digital circuits are designed. Until now, many digital circuits are designed and improved in the QCA technology. The Arithmetic Logic Unit (ALU) is an important digital circuit that designed in this technology. The reversible logic gates such as NOT, Feynman, and Fredkin gates are important elements in the arithmetic circuits and processors design. In addition, considering the cell arrangements has a great influence on the area and speed of execution of computing devices in the QCA technology. This paper's goal is to build a new multilayer QCA Reversible ALU (RALU). In this paper, we used one HN and three Fredkin gates to design and implement a new and efficient RALU circuit in the QCA technology. The proposed QCA RALU circuit is simulated and tested using QCADesigner tool. The simulation results demonstrate that the developed QCA multilayer RALU has 489 cells, 0.36 mu m2 area, 3.75 clock cycles delay, 2.02 meV average energy, and 5.41 nW power dissipation. In addition, the comparison indicates that the developed QCA RALU circuit has advantages compared to other QCA RALU circuits with regards to energy, area, latency, and cost.
引用
收藏
页码:17135 / 17158
页数:24
相关论文
共 30 条
[1]  
Abdullah-Al-Shafi M, 2018, INT J INF TECHNOL CO, V2018
[2]   Design of a reversible ALU using a novel coplanar reversible full adder and MF gate in QCA nanotechnology [J].
Aliabadian, Ramin ;
Golsorkhtabaramiri, Mehdi ;
Heikalabad, Saeed Rasouli ;
Sohrabi, Mohammad Karim .
OPTICAL AND QUANTUM ELECTRONICS, 2023, 55 (02)
[3]  
[Anonymous], 1997, Complexity Theory: Retrospective II
[4]  
Antony R., 2018, Int. J. Eng. Res. Technol., V7, P67
[5]   CONSERVATIVE LOGIC [J].
FREDKIN, E ;
TOFFOLI, T .
INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 1982, 21 (3-4) :219-253
[6]  
Gadim MR, 2018, MICROSYST TECHNOL, V24, P1295, DOI 10.1007/s00542-017-3502-x
[7]   STQCA-FFT: A fast fourier transform architecture using stack-type QCA approach with power and delay reduction [J].
Gudivada, A. Arunkumar ;
Sudha, Gnanou Florence .
JOURNAL OF COMPUTATIONAL SCIENCE, 2022, 60
[8]   Design of Baugh-Wooley multiplier in quantum-dot cellular automata using a novel 1-bit full adder with power dissipation analysis [J].
Gudivada, A. Arunkumar ;
Sudha, Gnanou Florence .
SN APPLIED SCIENCES, 2020, 2 (05)
[9]   Novel optimized tree-based stack-type architecture for 2n-bit comparator at nanoscale with energy dissipation analysis [J].
Gudivada, A. Arunkumar ;
Sudha, Gnanou Florence .
JOURNAL OF SUPERCOMPUTING, 2021, 77 (05) :4659-4680
[10]  
GUDIVADA AA, 2022, J SUPERCOMPUT, P1