共 3 条
Low-Power Design of Ethernet Data Transmission
被引:0
作者:
WenMing Pan
[1
]
Qin Zhang
[2
]
JiaFeng Chen
[3
]
HaoYuan Wang
[2
]
JiaChong Kan
[2
]
机构:
[1] the Guangzhou Institute of Advanced Technology Chinese Academy of Sciences
[2] the School of Physic and Telecommunication Engineering, South Normal China University
[3] the School of Information Engineering, Guangdong University of
关键词:
D O I:
暂无
中图分类号:
TP393.11 [];
TN791 [];
学科分类号:
摘要:
For the reliability and power consumption issues of Ethernet data transmission based on the field programmable gate array(FPGA), a low-power consumption design method is proposed, which is suitable for FPGA implementation. To reduce the dynamic power consumption of integrated circuit(IC)design, the proposed method adopts the dynamic control of the clock frequency. For most of the time, when the port is in the idle state or lower-rate state, users can reduce or even turn off the reading clock frequency and reduce the clock flip frequency in order to reduce the dynamic power consumption. When the receiving rate is high, the reading clock frequency will be improved timely to ensure that no data will lost. Simulated and verified by Modelsim, the proposed method can dynamically control the clock frequency, including the dynamic switching of high-speed and low-speed clock flip rates, or stop of the clock flip.
引用
收藏
页码:371 / 375
页数:5
相关论文