Low Power CMOS Design Technique for Power Switches Gating

被引:0
作者
Rahman, Azizur [1 ]
Kuriakose, Eldhose [1 ]
Rajasekar, B. [1 ]
机构
[1] Sathyabama Univ, Dept Elect & Commun Engn, Madras 600119, Tamil Nadu, India
来源
RESEARCH JOURNAL OF PHARMACEUTICAL BIOLOGICAL AND CHEMICAL SCIENCES | 2016年 / 7卷 / 04期
关键词
CMOS; Power-Gating; VLSI; Fine grain; course grain;
D O I
暂无
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
Power-gating is a low-power design technique to reduce leakage power. It has gained popularity in sub-100-nm CMOS designs, where leakage power is a major contributor to the overall power consumption. It utilizes power switches to power-down the logic blocks during the idle mode to reduce leakage power consumption. Power switches are used as a part of the power-gating technique to reduce the leakage power of a design. To the best of our knowledge, this is the first report in open literature to show a systematic diagnosis method for accurately diagnosing power switches. The proposed diagnosis method utilizes the recently proposed design-for-test solution for efficient testing of power switches in the presence of process, voltage, and temperature variation. It divides power switches into segments such that any faulty power switch is detectable, thereby achieving high diagnosis accuracy. This paper proposes that the analysis of Fine grain technique and Coarse grain techniques and result will be done by using the Tanner EDA tool 13.0, and calculate the power consumption.
引用
收藏
页码:222 / 230
页数:9
相关论文
共 50 条
[41]   Design Methodologies and Circuit Optimization Techniques for Low Power CMOS VLSI Design [J].
Geetha, B. T. ;
Padmavathi, B. ;
Perumal, V .
2017 IEEE INTERNATIONAL CONFERENCE ON POWER, CONTROL, SIGNALS AND INSTRUMENTATION ENGINEERING (ICPCSI), 2017, :1759-1763
[42]   Clock-gating and its application to low power design of sequential circuits [J].
Wu, Q ;
Pedram, M ;
Wu, XW .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2000, 47 (03) :415-420
[43]   Power Gating Technique for Reducing Leakage Power in Digital Asynchronous GasP Circuits [J].
Tiwari, Rahul Kumar ;
RakeshRanjan ;
Baig, MirzaNemath Ali ;
Sravya, Erukonda .
PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTING AND INFORMATICS (ICICI 2017), 2017, :236-241
[44]   Decoupling Capacitance Design Strategies for Power Delivery Networks with Power Gating [J].
Xu, Tong ;
Li, Peng ;
Sundareswaran, Savithri .
ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2015, 20 (03)
[45]   Ultra Low Power Multiplexer design using Variation in CMOS Inverter [J].
Maheshwari, Nidhi ;
Chauhan, Prithviraj Singh ;
Panda, Debendra Kumar .
2015 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION AND CONTROL (IC4), 2015,
[46]   Design of Low Power Crystal Oscillator in 0.13μm CMOS Technology [J].
Marufuzzaman, Mohammad ;
Alias, Nurfadhila ;
Rahman, Labonnah F. ;
Reaz, Mamun Bin Ibne ;
Badal, Torikul Islam .
2016 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL, ELECTRONIC AND SYSTEMS ENGINEERING (ICAEES), 2016, :194-198
[47]   Design of Ultra Low Power CMOS Oscillators Using Active Inductors [J].
Batista, Duarte ;
Oliveira, Luis B. ;
Filanovsky, Igor .
2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2021, :141-145
[48]   Multi-Threshold CMOS Design for Low Power Digital Circuits [J].
Hemantha, S. ;
Dhawan, Amit ;
Kar, Haranath .
2008 IEEE REGION 10 CONFERENCE: TENCON 2008, VOLS 1-4, 2008, :2560-2564
[49]   Design Topologies of a CMOS Charge Pump Circuit for Low Power Applications [J].
Rahman, Labonnah Farzana ;
Marufuzzaman, Mohammad ;
Alam, Lubna ;
Bin Mokhtar, Mazlin .
ELECTRONICS, 2021, 10 (06) :1-13
[50]   Design and Optimization of Power Gating for DVFS Applications [J].
Xu, Tong ;
Li, Peng .
2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2012, :391-397