Low Power CMOS Design Technique for Power Switches Gating

被引:0
作者
Rahman, Azizur [1 ]
Kuriakose, Eldhose [1 ]
Rajasekar, B. [1 ]
机构
[1] Sathyabama Univ, Dept Elect & Commun Engn, Madras 600119, Tamil Nadu, India
来源
RESEARCH JOURNAL OF PHARMACEUTICAL BIOLOGICAL AND CHEMICAL SCIENCES | 2016年 / 7卷 / 04期
关键词
CMOS; Power-Gating; VLSI; Fine grain; course grain;
D O I
暂无
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
Power-gating is a low-power design technique to reduce leakage power. It has gained popularity in sub-100-nm CMOS designs, where leakage power is a major contributor to the overall power consumption. It utilizes power switches to power-down the logic blocks during the idle mode to reduce leakage power consumption. Power switches are used as a part of the power-gating technique to reduce the leakage power of a design. To the best of our knowledge, this is the first report in open literature to show a systematic diagnosis method for accurately diagnosing power switches. The proposed diagnosis method utilizes the recently proposed design-for-test solution for efficient testing of power switches in the presence of process, voltage, and temperature variation. It divides power switches into segments such that any faulty power switch is detectable, thereby achieving high diagnosis accuracy. This paper proposes that the analysis of Fine grain technique and Coarse grain techniques and result will be done by using the Tanner EDA tool 13.0, and calculate the power consumption.
引用
收藏
页码:222 / 230
页数:9
相关论文
共 50 条
[31]   Design of a new CMOS Low-Power Analogue Neuron [J].
Ghomi, Andisheh ;
Dolatshahi, Mehdi .
IETE JOURNAL OF RESEARCH, 2018, 64 (01) :67-75
[32]   Design techniques for low power high bandwidth upconversion in CMOS [J].
De Ranter, C ;
Steyaert, M .
ISLPED'02: PROCEEDINGS OF THE 2002 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2002, :237-242
[33]   An Efficient and Effective Methodology to Control Turn-On Sequence of Power Switches for Power Gating Designs [J].
Shyu, Ya-Ting ;
Lin, Jai-Ming ;
Lin, Che-Chun ;
Huang, Chun-Po ;
Chang, Soon-Jyh .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (10) :1730-1743
[34]   Design for Test and Diagnosis of Power Switches [J].
Valka, Miroslav ;
Bosio, Alberto ;
Dilillo, Luigi ;
Girard, Patrick ;
Virazel, Arnaud ;
Debaud, Philippe ;
Guilhot, Stephane .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (03)
[35]   Power, Energy and SNM Optimization of 6TSRAM Cell using Power Gating Technique [J].
Kumar, Swati S. ;
Soni, Gaurav .
2015 FIFTH INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS AND NETWORK TECHNOLOGIES (CSNT2015), 2015, :889-892
[36]   Decoupling for Power Gating: Sources of Power Noise and Design Strategies [J].
Xu, Tong ;
Li, Peng ;
Yan, Boyuan .
PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, :1002-1007
[37]   Energy Efficiency of Power-Gating in Low-Power Clocked Storage Elements [J].
Giacomotto, Christophe ;
Singh, Mandeep ;
Vratonjic, Milena ;
Oklobdzija, Vojin G. .
INTEGRATED CIRCUIT AND SYSTEMS DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2009, 5349 :268-276
[38]   Design of Low Power Shift Register Using Activity-Driven Optimized Clock Gating and Run-Time Power Gating [J].
Aditya, K. V. S. S. ;
Kotaru, Bharath Balaji ;
Naik, B. Balaji .
2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE), 2014,
[39]   Centralized Power Gating Technique for Embedded Systems [J].
Tejada, Jose ;
Sanchez, Alberto .
2012 INTERNATIONAL CONFERENCE ON APPLIED ELECTRONICS, 2012, :313-316
[40]   W-band differential power amplifier design in 45 nm low power CMOS [J].
Deferm, Noel ;
Osorio, Juan F. ;
de Graauw, Anton ;
Reynaert, Patrick .
SOLID-STATE ELECTRONICS, 2013, 82 :41-45