DESIGN OF CMOS CIRCUITS FOR STUCK-OPEN FAULT TESTABILITY

被引:16
作者
JAYASUMANA, AP
MALAIYA, YK
RAJSUMAN, R
机构
[1] COLORADO STATE UNIV,DEPT COMP SCI,FT COLLINS,CO 80523
[2] CASE WESTERN RESERVE UNIV,DEPT COMP ENGN & SCI,CLEVELAND,OH 44106
关键词
LOGIC-CIRCUITS;
D O I
10.1109/4.65711
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
CMOS circuits present severe problems in the detection of transistor stuck-open faults. In CMOS circuits, the transistor stuck-open (s-open) faults cause sequential behavior, and hence two- or multipattern sequences are used to detect s-open faults. Furthermore, two- or multipattern sequences may fail to detect a fault in several situations. The available methods for augmenting CMOS gates require a large amount of extra hardware and still are not able to detect a fault deterministically. A new design is presented which requires a single transistor to improve the circuit testability. The proposed design is highly testable and ensures the detection of s-open faults while a single test vector is used during testing. These tests are not invalidated due to the timing skews, glitches, or charge redistribution among the internal nodes.
引用
收藏
页码:58 / 61
页数:4
相关论文
共 12 条
[1]  
GALIAY J, 1980, IEEE T COMPUT, V29, P527, DOI 10.1109/TC.1980.1675614
[2]  
GUPTA B, 1987, DEC P INT S EL DEV C, P789
[3]   DESIGN OF TESTABLE CMOS LOGIC-CIRCUITS UNDER ARBITRARY DELAYS [J].
JHA, NK ;
ABRAHAM, JA .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1985, 4 (03) :264-269
[4]   CMOS SCAN-PATH IC DESIGN FOR STUCK-OPEN FAULT TESTABILITY [J].
LIU, DL ;
MCCLUSKEY, EJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (05) :880-885
[5]   DESIGNING CMOS CIRCUITS FOR SWITCH-LEVEL TESTABILITY [J].
LIU, DL ;
MCCLUSKEY, EJ .
IEEE DESIGN & TEST OF COMPUTERS, 1987, 4 (04) :42-49
[7]  
Rajsuman R., 1987, 24th ACM/IEEE Design Automation Conference Proceedings 1987, P244, DOI 10.1145/37888.37924
[8]   CMOS STUCK-OPEN FAULT TESTABILITY [J].
RAJSUMAN, R ;
MALAIYA, YK ;
JAYASUMANA, AP .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (01) :193-194
[9]   CMOS OPEN-FAULT DETECTION IN THE PRESENCE OF GLITCHES AND TIMING SKEWS [J].
RAJSUMAN, R ;
JAYASUMANA, AP ;
MALAIYA, YK .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (04) :1055-1061
[10]  
RAJSUMAN R, 1989, JUN P IEEE ACM DES A, P714