Low-Power Soft Error Hardened Latch

被引:16
作者
Alidash, Hossein Karimiyan [1 ]
Oklobdzija, Vojin G. [2 ]
机构
[1] lsfahan Univ Technol, Esfahan 84155, Iran
[2] Univ Texas Dallas, Richardson, TX 75080 USA
关键词
Alpha Particles; Atmospheric Neutrons; Design for Reliability; Design for Soft Error Mitigation; Fault Tolerant Design; Single-Event Transients; Single-Event Upsets; Soft Errors; Static Latch; Hardened Latch; Reliability;
D O I
10.1166/jolpe.2010.1073
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a low-power soft-error hardened pulsed latch suitable for reliable circuit operation. The proposed circuit is aimed to tackle the particle hit effect on the internal nodes and on the external logic, simultaneously. The hardening method is based on redundant feedback loop to protect internal nodes, and transmission gate and Schmitt-trigger circuit to filter out transient resulting from combinational logic. The proposed circuit has less timing overhead and negative setup time. The HSPICE post-layout simulation in 90 nm CMOS technology reveals that circuit is able to recover from almost any single particle strike on internal nodes and tolerates input transients up to 130 ps of duration.
引用
收藏
页码:218 / 226
页数:9
相关论文
共 27 条
[21]   Latch susceptibility to transient faults and new hardening approach [J].
Omana, Martin ;
Rossi, Daniele ;
Metra, Cecilia .
IEEE TRANSACTIONS ON COMPUTERS, 2007, 56 (09) :1255-1268
[22]   Circuit and latch capable of masking soft errors with schmitt trigger [J].
Sasaki, Yoichi ;
Namba, Kazuteru ;
Ito, Hideo .
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2008, 24 (1-3) :11-19
[23]   Radiation-induced clock jitter and race [J].
Seifert, N ;
Shipley, P ;
Pant, MD ;
Ambrose, V ;
Gil, B .
2005 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 43RD ANNUAL, 2005, :215-222
[24]   Timing vulnerability factors of sequentials [J].
Seifert, N ;
Tam, N .
IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2004, 4 (03) :516-522
[25]   Modeling the effect of technology trends on the soft error rate of combinational logic [J].
Shivakumar, P ;
Kistler, M ;
Keckler, SW ;
Burger, D ;
Alvisi, L .
INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS, PROCEEDINGS, 2002, :389-398
[26]   A 65 nm 2-Billion Transistor Quad-Core Itanium Processor [J].
Stackhouse, Blaine ;
Bhimji, Sal ;
Bostak, Chris ;
Bradley, Dave ;
Cherkauer, Brian ;
Desai, Jayen ;
Francom, Erin ;
Gowan, Mike ;
Gronowski, Paul ;
Krueger, Dan ;
Morganti, Charles ;
Troyer, Steve .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (01) :18-31
[27]   Soft error rate analysis for combinational logic using an accurate electrical masking model [J].
Wang, Feng ;
Xie, Yuan ;
Rajaraman, R. ;
Vaidyanathan, B. .
20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, :165-+