Low-Power Soft Error Hardened Latch

被引:16
作者
Alidash, Hossein Karimiyan [1 ]
Oklobdzija, Vojin G. [2 ]
机构
[1] lsfahan Univ Technol, Esfahan 84155, Iran
[2] Univ Texas Dallas, Richardson, TX 75080 USA
关键词
Alpha Particles; Atmospheric Neutrons; Design for Reliability; Design for Soft Error Mitigation; Fault Tolerant Design; Single-Event Transients; Single-Event Upsets; Soft Errors; Static Latch; Hardened Latch; Reliability;
D O I
10.1166/jolpe.2010.1073
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a low-power soft-error hardened pulsed latch suitable for reliable circuit operation. The proposed circuit is aimed to tackle the particle hit effect on the internal nodes and on the external logic, simultaneously. The hardening method is based on redundant feedback loop to protect internal nodes, and transmission gate and Schmitt-trigger circuit to filter out transient resulting from combinational logic. The proposed circuit has less timing overhead and negative setup time. The HSPICE post-layout simulation in 90 nm CMOS technology reveals that circuit is able to recover from almost any single particle strike on internal nodes and tolerates input transients up to 130 ps of duration.
引用
收藏
页码:218 / 226
页数:9
相关论文
共 27 条
[1]   Radiation-induced soft errors in advanced semiconductor technologies [J].
Baumann, RC .
IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2005, 5 (03) :305-316
[2]   Energy-Efficient and Metastability-Immune Resilient Circuits for Dynamic Variation Tolerance [J].
Bowman, Keith A. ;
Tschanz, James W. ;
Kim, Nam Sung ;
Lee, Janice C. ;
Wilkerson, Chris B. ;
Lu, Shih-Lien L. ;
Karnik, Tanay ;
De, Vivek K. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (01) :49-63
[3]   Upset hardened memory design for submicron CMOS technology [J].
Calin, T ;
Nicolaidis, M ;
Velazco, R .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1996, 43 (06) :2874-2878
[4]   General methodology for soft-error-aware power optimization using gate sizing [J].
Dabiri, Foad ;
Nahapetian, Ani ;
Massey, Tammara ;
Potkonjak, Miodrag ;
Sarrafzadeh, Majid .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (10) :1788-1797
[5]   RazorII: In Situ Error Detection and Correction for PVT and SER Tolerance [J].
Das, Shidhartha ;
Tokunaga, Carlos ;
Pant, Sanjay ;
Ma, Wei-Hsiang ;
Kalaiselvan, Sudherssen ;
Lai, Kevin ;
Bull, David M. ;
Blaauw, David T. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (01) :32-48
[6]  
Degalahal V, 2006, INT FED INFO PROC, V200, P1
[7]   Low energy single event upset/single event transient-tolerant latch for deep subMicron technologies [J].
Fazeli, M. ;
Miremadi, S. G. ;
Ejlali, A. ;
Patooghy, A. .
IET COMPUTERS AND DIGITAL TECHNIQUES, 2009, 3 (03) :289-303
[8]   Measurements and analysis of SER-tolerant latch in a 90-nm dual-VT CMOS process [J].
Hazucha, P ;
Karnik, T ;
Walstra, S ;
Bloechel, BA ;
Tschanz, JW ;
Maiz, J ;
Soumyanath, K ;
Dermer, GE ;
Narendra, S ;
De, V ;
Borkar, S .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (09) :1536-1543
[9]   Selective node engineering for chip-level soft error rate improvement [J].
Karnik, T ;
Vangal, S ;
Veeramachaneni, V ;
Hazucha, P ;
Erraguntla, V ;
Borkar, S .
2002 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2002, :204-205
[10]   On the optimal design of triple modular redundancy logic for SRAM-based FPGAs [J].
Kastensmidt, FL ;
Sterpone, L ;
Carro, L ;
Reorda, MS .
DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, :1290-1295