TOLERANCE TO ANALOG HARDWARE OF ON-CHIP LEARNING IN BACKPROPAGATION NETWORKS

被引:47
作者
DOLENKO, BK [1 ]
CARD, HC [1 ]
机构
[1] UNIV MANITOBA,WINNIPEG,MB R3T 2N2,CANADA
来源
IEEE TRANSACTIONS ON NEURAL NETWORKS | 1995年 / 6卷 / 05期
基金
加拿大自然科学与工程研究理事会;
关键词
D O I
10.1109/72.410349
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
When training an artificial neural network using the popular backpropagation algorithm, implementation in dedicated analog hardware offers an attractive alternative for reasons of speed, compactness, and the lack of limited resolution in computation that is present in digital hardware, Despite these advantages, until now the use of analog hardware in backpropagation networks has been primarily limited to the forward computation, The learning computations are usually performed off-chip, because it is not immediately evident that the nonidealities inherent in analog hardware allow adequate learning to take place, In this paper we present results of simulations performed assuming both forward and backward computation are done on-chip using analog components, Aspects of analog hardware studied are component variability (variability in multiplier gains and zero offsets),limited voltage ranges, components (multipliers) that only approximate the computations in the backpropagation algorithm, and capacitive weight decay, It is shown that backpropagation networks can learn to compensate for all these shortcomings of analog circuits except for zero offsets, and the latter are correctable with minor circuit complications, Variability in multiplier gains is not a problem, and learning is still possible despite limited voltage ranges and function approximations, Fixed component variation from fabrication is shown to be less detrimental to learning than component variation due to noise, Weight decay is tolerable provided it is sufficiently:small, which implies frequent refreshing by rehearsal on the training data or modest cooling of the circuits, The former approach allows for learning nonstationary problem sets.
引用
收藏
页码:1045 / 1052
页数:8
相关论文
共 21 条
[11]  
KOHONEN T, 1988, P IEEE INT C NEURAL, P61
[12]  
LeCun Y., 1989, P ADV NEURAL INFORM, P396
[13]   ANALOG CMOS IMPLEMENTATION OF A MULTILAYER PERCEPTRON WITH NONLINEAR SYNAPSES [J].
LONT, JB ;
GUGGENBUHL, W .
IEEE TRANSACTIONS ON NEURAL NETWORKS, 1992, 3 (03) :457-465
[14]   WEIGHT DECAY AND RESOLUTION EFFECTS IN FEEDFORWARD ARTIFICIAL NEURAL NETWORKS [J].
MUNDIE, DB ;
MASSENGILL, LW .
IEEE TRANSACTIONS ON NEURAL NETWORKS, 1991, 2 (01) :168-170
[15]   ANALOG NOISE-ENHANCED LEARNING IN NEURAL NETWORK CIRCUITS [J].
MURRAY, AF .
ELECTRONICS LETTERS, 1991, 27 (17) :1546-1548
[17]  
Rumelhart DE, 1986, ENCY DATABASE SYST, P45
[18]  
SCHNEIDER CR, 1991, 1991 P INT JOINT C N, P437
[19]  
SCHNEIDER CR, 1991, THESIS U MANITOBA
[20]   A PROGRAMMABLE ANALOG NEURAL NETWORK CHIP [J].
SCHWARTZ, DB ;
HOWARD, RE ;
HUBBARD, WE .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (02) :313-319