GLOBAL DESIGN OF ANALOG CELLS USING STATISTICAL OPTIMIZATION TECHNIQUES

被引:39
作者
MEDEIRO, F [1 ]
RODRIGUEZMACIAS, R [1 ]
FERNANDEZ, FV [1 ]
DOMINGUEZCASTRO, R [1 ]
HUERTAS, JL [1 ]
RODRIGUEZVAZQUEZ, A [1 ]
机构
[1] CTR NACL MICROELECTR, DEPT ANALOG CIRCUIT DESIGN, E-41012 SEVILLE, SPAIN
关键词
D O I
10.1007/BF01238887
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present a methodology for automated sizing of analog cells using statistical optimization in a simulation based approach. This methodology enables us to design complex analog cells from scratch within reasonable CPU time. Three different specification types are covered: strong constraints on the electrical performance of the cells, weak constraints on this performance, and design objectives. A mathematical cost function is proposed and a bunch of heuristics is given to increase accuracy and reduce CPU time to minimize the cost function. A technique is also presented to yield designs with reduced variability in the performance parameters, under random variations of the transistor technological parameters. Several CMOS analog cells with complexity levels up to 48 transistors are designed for illustration. Measurements from fabricated prototypes demonstrate the suitability of the proposed methodology
引用
收藏
页码:179 / 195
页数:17
相关论文
共 23 条
[1]   THE DESIGN OF SIGMA-DELTA MODULATION ANALOG-TO-DIGITAL CONVERTERS [J].
BOSER, BE ;
WOOLEY, BA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (06) :1298-1308
[2]  
CAMPBELL CA, 1988, HSPICE USER MANUAL
[3]   IDAC - AN INTERACTIVE DESIGN TOOL FOR ANALOG CMOS CIRCUITS [J].
DEGRAUWE, MGR ;
NYS, O ;
DIJKSTRA, E ;
RIJMENANTS, J ;
BITZ, S ;
GOFFART, BLA ;
VITTOZ, EA ;
CSERVENY, S ;
MEIXENBERGER, C ;
VANDERSTAPPEN, G ;
OGUEY, HJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (06) :1106-1116
[4]  
DIRECTOR SW, 1990, VLSI DESIGN MANUFACT
[5]   BLADES - AN ARTIFICIAL-INTELLIGENCE APPROACH TO ANALOG CIRCUIT-DESIGN [J].
ELTURKY, F ;
PERRY, EE .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1989, 8 (06) :680-692
[6]  
Fernandez F. V., 1991, Analog Integrated Circuits and Signal Processing, V1, P183, DOI 10.1007/BF00195622
[7]   ANALOG CIRCUIT-DESIGN OPTIMIZATION BASED ON SYMBOLIC SIMULATION AND SIMULATED ANNEALING [J].
GIELEN, GGE ;
WALSCHARTS, HCC ;
SANSEN, WMC .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (03) :707-713
[8]   OPASYN - A COMPILER FOR CMOS OPERATIONAL-AMPLIFIERS [J].
HAN, YK ;
SEQUIN, CH ;
GRAY, PR .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1990, 9 (02) :113-125
[9]   OASYS - A FRAMEWORK FOR ANALOG CIRCUIT SYNTHESIS [J].
HARJANI, R ;
RUTENBAR, RA ;
CARLEY, LR .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1989, 8 (12) :1247-1266
[10]  
JONGSMA J, 1991, P INT S CIRCUITS SYS, P2000