DEVICE DOWN SCALING AND EXPECTED CIRCUIT PERFORMANCE

被引:23
作者
HART, PAH
VANTHOF, T
KLAASSEN, FM
机构
[1] Philips Research Laboratories, Eindhoven
关键词
D O I
10.1109/T-ED.1979.19444
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Based on appropriate down scaling of devices and reasonable extrapolation of present technological possibilities, circuit performance of several LSI technologies has been calculated. From a set of impurity distributions, oxide thickness, etc., process parameters have been derived, which have been converted into transistor-model parameters for use in a circuit simulation program. Although for every technology a substantial improvement in performance is predicted, MOS appears to benefit most from scaling down. The speed of ED-MOS eventually rivals that of ECL and the speed-power product that of I2L. Below 1 µm gate width a delay time of 100 ps and a speed-power product of 20 f J are possible. I2L is by far the slowest technology, but it has the best packing density. Current densities in MOS approach that of ECL. Copyright © 1979 by The Institute of Electrical and Electronics Engineers, Inc.
引用
收藏
页码:421 / 429
页数:9
相关论文
共 32 条