ULTRAFAST OPERATION OF 5TH-ADJUSTED P(+)-N(+) DOUBLE-GATE SOI MOSFETS

被引:59
作者
TANAKA, T
SUZUKI, K
HORIE, H
SUGII, T
机构
[1] Fujitsu Laboratories Ltd., Atsugi 243-01
关键词
D O I
10.1109/55.320976
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To optimize the V-th of double-gate SOI MOSFET's, we fabricated devices with p(+) poly-Si for the front-gate electrode and n(+) poly-Si for the back-gate electrode on 40-nm-thick direct-bonded SOI wafers. We obtained an experimental V-th of 0.17 V for nMOS and -0.24 V for pMOS devices. These double-gate devices have good short-channel characteristics, low parasitic resistances, and large drive currents. For gates 0.19 mu m long, front-gate oxides 8.2 nm thick, and back-gate oxides 9.9 nm thick, we obtained ring oscillator delay times of 43 ps at 1 V and 27 ps at 2 V. To our knowledge, these values are the fastest reported for this gate length with suppressed short-channel effects.
引用
收藏
页码:386 / 388
页数:3
相关论文
共 10 条
[1]   DOUBLE-GATE SILICON-ON-INSULATOR TRANSISTOR WITH VOLUME INVERSION - A NEW DEVICE WITH GREATLY ENHANCED PERFORMANCE [J].
BALESTRA, F ;
CRISTOLOVEANU, S ;
BENACHIR, M ;
BRINI, J ;
ELEWA, T .
IEEE ELECTRON DEVICE LETTERS, 1987, 8 (09) :410-412
[2]  
COLINGE JP, 1990 IEDM, P595
[3]  
FRANK D, 1992 IEDM, P553
[4]  
HORIE H, 1991 SSDM, P165
[5]   CALCULATED THRESHOLD-VOLTAGE CHARACTERISTICS OF AN XMOS TRANSISTOR HAVING AN ADDITIONAL BOTTOM GATE [J].
SEKIGAWA, T ;
HAYASHI, Y .
SOLID-STATE ELECTRONICS, 1984, 27 (8-9) :827-828
[6]   ANALYTICAL SURFACE-POTENTIAL EXPRESSION FOR THIN-FILM DOUBLE-GATE SOI MOSFETS [J].
SUZUKI, K ;
TANAKA, T ;
TOSAKA, Y ;
HORIE, H ;
ARIMOTO, Y ;
ITOH, T .
SOLID-STATE ELECTRONICS, 1994, 37 (02) :327-332
[7]  
SUZUKI K, IN PRESS 1991 SSDM
[8]  
TANAKA T, 1991 IEDM, P683
[9]   DUAL-GATE OPERATION AND VOLUME INVERSION IN N-CHANNEL SOI MOSFETS [J].
VENKATESAN, S ;
NEUDECK, GW ;
PIERRET, RF .
IEEE ELECTRON DEVICE LETTERS, 1992, 13 (01) :44-46
[10]  
YAMAZAKI T, 1993 IEDM, P906