A FORMAL VERIFICATION ALGORITHM FOR PIPELINED PROCESSORS

被引:0
作者
SHONAI, T
SHIMIZU, T
机构
[1] Hitachi, Ltd, Kokubunji-shi, Japan
关键词
FORMAL VERIFICATION; HARDWARE VERIFICATION; SPECIFICATIONS; DESIGN CORRECTNESS; PROOF; PIPELINE INVARIANT;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We describe a formal verification algorithm for pipelined processors. This algorithm proves the equivalence between a processor's design and its specifications by using rewriting of recursive functions and a new type of mathematical induction: extended recursive induction. After the user indicates only selectors in the design, this algorithm can automatically prove processors having more than 10((1010)) states. The algorithm is manuary applied to benchmark processors with pipelined control, and we discuss how data width, memory size, and the numbers of pipeline stages and instructions influence the computation cost of proving the correctness of the processors. Further, this algorithm can be used to generate a pipeline invariant.
引用
收藏
页码:618 / 631
页数:14
相关论文
empty
未找到相关数据