DELAY OPTIMIZATION OF DIGITAL CMOS VLSI CIRCUITS BY TRANSISTOR REORDERING

被引:8
作者
CARLSON, BS [1 ]
LEE, SJ [1 ]
机构
[1] SUNY STONY BROOK,NSF,CTR DESIGN ANALOG DIGITAL INTEGRATED CIRCUITS,STONY BROOK,NY 11794
关键词
D O I
10.1109/43.466335
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper the effects of transistor reordering on the delay of CMOS digital circuits are investigated, and an efficient method which uses transistor reordering for the delay optimization of CMOS circuits is presented. The proposed technique achieves significant reduction in propagation delays with little effect an layout area and power dissipation, The technique can be coupled with transistor sizing to achieve the desired improvement in circuit delay. Experimental results for benchmark circuits are given in 2.0, 1.2, and 0.8 mu m CMOS technologies. The average improvement in delay for the 20 benchmarks used in this paper is 9.1%.
引用
收藏
页码:1183 / 1192
页数:10
相关论文
共 26 条
[1]  
BRGLEZ F, 1985, JUN P IEEE INT S CIR, P695
[2]   OPTIMAL CELL GENERATION FOR DUAL INDEPENDENT LAYOUT STYLES [J].
CARLSON, BS ;
CHEN, CYR ;
SINGH, U .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1991, 10 (06) :770-782
[3]  
CARLSON BS, 1992, P MIDWEST S CIRCUITS
[4]  
CARLSON BS, 1993, P ACM IEEE DESIG JUN, P361
[5]  
CHANG MC, 1989, P CICC
[6]  
CHEN HY, 1989, P ICCAD, P72
[7]  
CHEN HY, 1988, NOV P INT C COMP AID, P372
[8]   SYNCHRONOUS-MODE EVALUATION OF DELAYS IN CMOS STRUCTURES [J].
DESCHACHT, D ;
ROBERT, M ;
AUVERGNE, D .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (05) :789-795
[9]  
DUNLOP AE, 1990, P IEEE INT S CIRC SY, P847
[10]  
FISHBURN JP, 1985, P INT C COMP AID DES, P326