COMPLEXITIES OF LAYOUTS IN 3-DIMENSIONAL VLSI CIRCUITS

被引:1
|
作者
ABOELAZE, MA
WAH, BW
机构
[1] UNIV ILLINOIS, DEPT ELECT & COMP ENGN, URBANA, IL 61801 USA
[2] UNIV ILLINOIS, COORDINATED SCI LAB, URBANA, IL 61801 USA
基金
美国国家科学基金会;
关键词
D O I
10.1016/0020-0255(91)90012-J
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Recent advances in very large scale integration (VLSI) fabrication technologies have demonstrated the feasibility of three-dimensional (3-D) circuits in a single chip. Owing to the ability, with flexibility, to connect nonadjacent circuits by using the third dimension, the cost of mapping nonplanar circuits to two-dimensional (2-D) systems can be reduced. In this paper, we examine the complexities in volume and maximum wire length of mapping circuits represented as undirected graphs to 3-D systems. Tighter bounds than those previously known are shown for various families of graphs, in both the one-active-layer and the unrestricted layouts. Finally, we develop a cost model to reflect the cost of implementation in the third dimension and present an optimization model on the number of layers to minimize the overall cost. © 1991.
引用
收藏
页码:167 / 188
页数:22
相关论文
共 50 条
  • [41] Efficient VLSI layouts of hypercubic networks
    Yeh, CH
    Varvarigos, EA
    Parhami, B
    FRONTIERS '99 - THE SEVENTH SYMPOSIUM ON THE FRONTIERS OF MASSIVELY PARALLEL COMPUTATION, PROCEEDINGS, 1999, : 98 - 105
  • [42] Estimating crosstalk from VLSI layouts
    ATI Research Silicon Valley Inc., 2805, Bowers Avenue, Santa Clara, CA 95051, United States
    Proc IEEE Int Conf VLSI Des, 1600, (531-536):
  • [43] Estimating crosstalk from VLSI layouts
    Subramanian, VS
    Ravikumar, CP
    VLSI DESIGN 2001: FOURTEENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2001, : 531 - 536
  • [45] 3-DIMENSIONAL INTERCONNECT ANALYSIS USING PARTIAL ELEMENT EQUIVALENT-CIRCUITS
    HEEB, H
    RUEHLI, AE
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1992, 39 (11): : 974 - 982
  • [46] A self-synchronized RF-interconnect for 3-dimensional integrated circuits
    Gu, Q
    Xu, ZW
    Ko, JW
    Hsien, SK
    Chang, MF
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 317 - 320
  • [47] THE COMPLEXITY OF MINIMIZING WIRE LENGTHS IN VLSI LAYOUTS
    BHATT, SN
    COSMADAKIS, SS
    INFORMATION PROCESSING LETTERS, 1987, 25 (04) : 263 - 267
  • [48] VLSI layouts of complete graphs and star graphs
    Yeh, CH
    Parhami, B
    INFORMATION PROCESSING LETTERS, 1998, 68 (01) : 39 - 45
  • [49] ON VLSI LAYOUTS OF THE STAR GRAPH AND RELATED NETWORKS
    SYKORA, O
    VRTO, I
    INTEGRATION-THE VLSI JOURNAL, 1994, 17 (01) : 83 - 93
  • [50] VLSI layouts of complete graphs and star graphs
    Univ of California, Santa Barbara, United States
    Inf Process Lett, 1 (39-45):