COMPLEXITIES OF LAYOUTS IN 3-DIMENSIONAL VLSI CIRCUITS

被引:1
|
作者
ABOELAZE, MA
WAH, BW
机构
[1] UNIV ILLINOIS, DEPT ELECT & COMP ENGN, URBANA, IL 61801 USA
[2] UNIV ILLINOIS, COORDINATED SCI LAB, URBANA, IL 61801 USA
基金
美国国家科学基金会;
关键词
D O I
10.1016/0020-0255(91)90012-J
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Recent advances in very large scale integration (VLSI) fabrication technologies have demonstrated the feasibility of three-dimensional (3-D) circuits in a single chip. Owing to the ability, with flexibility, to connect nonadjacent circuits by using the third dimension, the cost of mapping nonplanar circuits to two-dimensional (2-D) systems can be reduced. In this paper, we examine the complexities in volume and maximum wire length of mapping circuits represented as undirected graphs to 3-D systems. Tighter bounds than those previously known are shown for various families of graphs, in both the one-active-layer and the unrestricted layouts. Finally, we develop a cost model to reflect the cost of implementation in the third dimension and present an optimization model on the number of layers to minimize the overall cost. © 1991.
引用
收藏
页码:167 / 188
页数:22
相关论文
共 50 条
  • [1] OPTIMAL 3-DIMENSIONAL VLSI LAYOUTS
    PREPARATA, FP
    MATHEMATICAL SYSTEMS THEORY, 1983, 16 (01): : 1 - 8
  • [2] 3-DIMENSIONAL CIRCUIT LAYOUTS
    LEIGHTON, FT
    ROSENBERG, AL
    SIAM JOURNAL ON COMPUTING, 1986, 15 (03) : 793 - 813
  • [3] 3-DIMENSIONAL SIMULATION OF VLSI STRUCTURES
    CIAMPOLINI, P
    PIERANTONI, A
    RUDAN, M
    BACCARANI, G
    EUROPEAN TRANSACTIONS ON TELECOMMUNICATIONS, 1990, 1 (03): : 301 - 306
  • [4] PURPOSES OF 3-DIMENSIONAL CIRCUITS
    TERAO, A
    VANDEWIELE, F
    IEEE CIRCUITS AND DEVICES MAGAZINE, 1987, 3 (06): : 31 - 33
  • [5] 3-DIMENSIONAL SIMULATION OF VLSI MOSFETS - THE 3-DIMENSIONAL SIMULATION PROGRAM WATMOS
    HUSAIN, A
    CHAMBERLAIN, SG
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1982, 29 (04) : 631 - 638
  • [6] 3-DIMENSIONAL VLSI ARCHITECTURE FOR IMAGE UNDERSTANDING
    NUDD, GR
    ETCHELLS, RD
    GRINBERG, J
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 1985, 2 (01) : 1 - 29
  • [7] 3-DIMENSIONAL CELLULAR AUTOMATA AND VLSI APPLICATIONS
    TSALIDES, P
    HICKS, PJ
    YORK, TA
    IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1989, 136 (06): : 490 - 495
  • [8] 3-DIMENSIONAL VLSI - A CASE-STUDY
    ROSENBERG, AL
    JOURNAL OF THE ACM, 1983, 30 (03) : 397 - 416
  • [9] OPTIMAL 3-DIMENSIONAL LAYOUTS OF COMPLETE BINARY-TREES
    GUPTA, AK
    HAMBRUSCH, SE
    INFORMATION PROCESSING LETTERS, 1987, 26 (02) : 99 - 104
  • [10] 3-DIMENSIONAL CAPACITANCE COMPUTATIONS FOR VLSI ULSI INTERCONNECTIONS
    ZEMANIAN, AH
    TEWARSON, RP
    JU, CP
    JEN, JF
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1989, 8 (12) : 1319 - 1326