Design of hardware efficient FIR filter: A review of the state-of-the-art approaches

被引:67
作者
Chandra, Abhijit [1 ]
Chattopadhyay, Sudipta [2 ]
机构
[1] Jadavpur Univ, Dept Instrumentat & Elect Engn, Kolkata, India
[2] Jadavpur Univ, Dept Elect & Telecommun Engn, Kolkata, India
来源
ENGINEERING SCIENCE AND TECHNOLOGY-AN INTERNATIONAL JOURNAL-JESTECH | 2016年 / 19卷 / 01期
关键词
Common sub-expression elimination (CSE); Differential coefficient method (DCM); Genetic algorithm (GA); Minimal difference differential coefficients method (MDDCM); Mixed integer linear programming (MILP); Multiple constant multiplication; Multiplier-less filter; Pseudo floating point (PFP);
D O I
10.1016/j.jestch.2015.06.006
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Digital signal processing (DSP) is one of the most powerful technologies which will shape the science, engineering and technology of the twenty-first century. Since 1970, revolutionary changes took place in the broad area of DSP which has made it an essential tool in many engineering applications. Digital filter is considered to be one of the most important components of almost every DSP sub-systems and therefore a number of extensive works had been carried out by researchers on the design of such filter. In order to meet the stringent requirements of filter specification, order of the designed filter is generally assumed to be very large and this leads to high power and area consumption during their implementation. As a matter of fact, design of hardware efficient digital filter has drawn enormous attention which needs to be addressed by various useful means. One popular approach has been to encode the tap coefficients of such filter in the form of sum of signed powers-of-two and thus the operation of multiplication is substituted by simple addition and shifting. This paper presents a detailed review of the basic design approaches applicable for the synthesis of hardware efficient finite duration impulse response (FIR) filter. Both the traditional and heuristic search algorithms have been incorporated and properly arranged in this review. (C) 2015, Karabuk University. Production and hosting by Elsevier B.V.
引用
收藏
页码:212 / 226
页数:15
相关论文
共 136 条
[1]   Cascade-form multiplierless FIR filter design using orthogonal genetic algorithm [J].
Ahmad, Sabbir U. ;
Antoniou, Andreas .
2006 IEEE INTERNATIONAL SYMPOSIUM ON SIGNAL PROCESSING AND INFORMATION TECHNOLOGY, VOLS 1 AND 2, 2006, :932-+
[2]   MODIFIED SENSITIVITY CRITERION FOR THE DESIGN OF POWERS-OF-2 FIR FILTERS [J].
AITBOUDAOUD, D ;
CEMES, R .
ELECTRONICS LETTERS, 1993, 29 (16) :1467-1469
[3]   An Algorithm for the Design of Low-Power Hardware-Efficient FIR Filters [J].
Aktan, Mustafa ;
Yurdakul, Arda ;
Duendar, Guenhan .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (06) :1536-1545
[4]   Design of Finite Word Length Linear-Phase FIR Filters in the Logarithmic Number System Domain [J].
Alam, Syed Asad ;
Gustafsson, Oscar .
VLSI DESIGN, 2014, 2014
[5]   DESIGN OF DIGITAL FILTERS WITH COEFFICIENTS OF LIMITED WORD LENGTH [J].
AVENHAUS, E .
IEEE TRANSACTIONS ON AUDIO AND ELECTROACOUSTICS, 1972, AU20 (03) :206-&
[6]  
Avizienis A., 1961, IRE T ELECTRON COMPU, VEC-10, P389, DOI DOI 10.1109/TEC.1961.5219227
[7]   A Design Technique for Two-Dimensional Multiplierless FIR Filters for Video Applications [J].
Banzato, Luca ;
Benvenuto, Nevio ;
Cortelazzo, Guido Maria .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1992, 2 (03) :273-+
[8]  
Baudin R, 2014, ADV SAT MULTMED SYS, P339, DOI 10.1109/ASMS-SPSC.2014.6934565
[9]   APPLICATIONS OF SIMULATED ANNEALING FOR THE DESIGN OF SPECIAL DIGITAL-FILTERS [J].
BENVENUTO, N ;
MARCHESI, M ;
UNCINI, A .
IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1992, 40 (02) :323-332
[10]  
Boudjelaba K, 2011, 2011 IEEE PACIFIC RIM CONFERENCE ON COMMUNICATIONS, COMPUTERS AND SIGNAL PROCESSING (PACRIM), P60, DOI 10.1109/PACRIM.2011.6032868