Pre-Layout Decoupling Capacitance Estimation and Allocation for Noise-Aware Crypto-System on Chip Applications

被引:4
|
作者
Chakraborty, Moumita [1 ]
Guha, Krishnendu [1 ]
Saha, Debasri [1 ]
Mitra, Partha [2 ]
Chakrabarti, Amlan [1 ]
机构
[1] Univ Calcutta, AK Choudhury Sch Informat Technol, Kolkata 700098, W Bengal, India
[2] Texas Instruments Inc, Bangalore 560093, Karnataka, India
关键词
Power; Distribution Network; Decoupling Capacitance; Power Supply Noise; Multi-Core Architecture;
D O I
10.1166/jolpe.2015.1397
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Estimation of decoupling capacitance allocation for noise suppression at pre layout level is the objective of our paper. The experiment is based on the module wise estimation of voltage drop and decoupling capacitance placement. Present trends in VLSI design are inclined towards system on chip (SoC) design. Hence, efficient design plans and CAD approaches should be developed in the SoC domain. We investigate multi-core circuits in our work and consider the custom cryp-to-cores as example circuits, because they are well used as hardware accelerators in many of the present day application circuits. The novelty in our work lies in the fact that by using our approaches noise can be reduced by 87.23% in an average at the pre-layout stage.
引用
收藏
页码:333 / 339
页数:7
相关论文
共 7 条
  • [1] Decoupling capacitance allocation in noise-aware floorplanning based on DBL representation
    Yan, JT
    Lin, KP
    Chen, YH
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2219 - 2222
  • [2] Decoupling capacitance allocation and its application to power-supply noise-aware floorplanning
    Zhao, SY
    Roy, K
    Koh, CK
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (01) : 81 - 92
  • [3] Area-driven decoupling capacitance allocation in noise-aware floorplan for signal integrity
    Yan, Jin-Tai
    Chen, Zhi-Wei
    Wu, Ming-Yuen
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3395 - 3398
  • [4] Pre-Layout Module wise decap allocation for Noise suppression and Accurate Delay estimation of SoC
    Chakraborty, Moumita
    Chakrabarti, Amlan, Sr.
    Mitra, Partha
    Saha, Debasri
    Guha, Krishnendu
    2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,
  • [5] Pre-Layout Noise Suppression and Delay Estimation with Decap allocation for 1-k point FFT core
    Mitra, Partha
    Chowdhury, Chandrani Roy
    2016 SECOND IEEE INTERNATIONAL CONFERENCE ON RESEARCH IN COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (ICRCICN), 2016, : 247 - 251
  • [6] Decoupling Capacitor Estimation and Allocation using Optimization Techniques for Power Supply Noise Reduction in System-on-Chip
    Mitra, Partha
    Bhaumik, Jaydeb
    Sarkar, Angsuman
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2021, 37 (01): : 151 - 155
  • [7] Decoupling Capacitor Estimation and Allocation using Optimization Techniques for Power Supply Noise Reduction in System-on-Chip
    Partha Mitra
    Jaydeb Bhaumik
    Angsuman Sarkar
    Journal of Electronic Testing, 2021, 37 : 151 - 155