A 2.2-W, 80-MHZ SUPERSCALAR RISC MICROPROCESSOR

被引:134
作者
GEROSA, G
GARY, S
DIETZ, C
PHAM, D
HOOVER, K
ALVAREZ, J
SANCHEZ, H
IPPOLITO, P
NGO, T
LITCH, S
ENO, J
GOLAB, J
VANDERSCHAAF, N
KAHLE, J
机构
[1] MOTOROLA INC,SOMERSET DESIGN CTR,AUSTIN,TX
[2] IBM CORP,SOMERSET DESIGN CTR,AUSTIN,TX 78758
[3] IBM CORP,STAND MICRPROCESSOR DEV GRP,BURLINGTON,VT
[4] MOTOROLA INC,RISC DIV,AUSTIN,TX
[5] MOTOROLA INC,ENGN ROTAT PROGRAM,AUSTIN,TX
关键词
Microprocessor chips;
D O I
10.1109/4.340417
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 28 mW/MHz at 80 MHz structured-custom RISC microprocessor design is described [1]. This 32-b implementation of the PowerPC(TM) architecture is fabricated in a 3.3 V, 0.5 mu m, 4-level metal CMOS technology, resulting in 1.6 million transistors in a 7.4 mm by 11.5 mm chip size. Dual 8-kilobyte instruction and data caches coupled to a high performance 32/64-b system bus and separate execution units (boat, integer, load store, and system units) result in peak instruction rates of three instructions per Clock cycle. Low-power design techniques are used throughout the entire design, including dynamically powered down execution units. Typical power dissipation is kept under 2.2 W at 80 MHz. Three distinct levels of software-programmable, static, low-power operation-for system power management are offered, resulting in standby power dissipation from 2 mW to 350 mW. CPU to Bus clock ratios of 1x, 2x, 3x, and 4x are implemented to allow control of system power while maintaining processor performance. As a result, workstation-level performance is packed into a low-power, low-cost design ideal for notebooks and desktop computers.
引用
收藏
页码:1440 / 1454
页数:15
相关论文
共 9 条
  • [1] ALVAREZ J, 1994, 1994 SYMPOSIUM ON VLSI CIRCUITS, P37
  • [2] BURGESS B, 1994, FEB P COMPSON 94
  • [3] CHADRAKASAN AP, 1992, IEEE J SOLID STATE C, V27, P473
  • [4] GARY S, 1994, FEB P COMPSON 94
  • [5] CHARACTERISTICS OF A SET OF 12.7-MM PROCESSOR CHIPS
    KLEIN, K
    KOETZLE, G
    MIERSCH, EF
    SCHETTLER, H
    SCHULZ, U
    WAGNER, O
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (05) : 783 - 789
  • [6] POWER-CONSUMPTION ESTIMATION IN CMOS VLSI CHIPS
    LIU, D
    SVENSSON, C
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (06) : 663 - 670
  • [7] Montoye R. K., 1990, 1990 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. (Cat. No.90CH2824-1), P46, DOI 10.1109/ISSCC.1990.110122
  • [8] PHAM D, 1994, FEB ISSCC, P212
  • [9] POURSEPANJ A, P COMPCON 94, P316