POWER2 FLOATING-POINT UNIT - ARCHITECTURE AND IMPLEMENTATION

被引:7
作者
HICKS, TN
FRY, RE
HARVEY, PE
机构
关键词
D O I
10.1147/rd.385.0525
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The POWER2(TM) floating-point unit (FPU) extends the concept of the innovative multiply-add fused (MAF) ALU of the RISC System/6000(R) processor to provide a floating-point unit that sets new standards, not only for computation capability but for data throughput and processor flexibility. The POWER2 FPU achieves a performance (MFLOPS) rate never accomplished before by a personal workstation machine by 1) integrating dual generic MAF ALUs, 2) doubling the instruction bandwidth and quadrupling the data bandwidth over that of the POWER FPU, 3) adding support for additional functions, and 4) using dynamic instruction scheduling techniques to maximize instruction-level parallelism not only among its own internal units but with the rest of the CPU.
引用
收藏
页码:525 / 536
页数:12
相关论文
共 10 条