A 100-MHZ 2-D DISCRETE COSINE TRANSFORM CORE PROCESSOR

被引:87
|
作者
URAMOTO, S
INOUE, Y
TAKABATAKE, A
TAKEDA, J
YAMASHITA, Y
TERANE, H
YOSHIMOTO, M
机构
[1] MITSUBISHI ELECTR CO,CTR ASIC DESIGN ENGN,ITAMI,HYOGO 664,JAPAN
[2] MITSUBISHI ELECTR CO,KITA ITAMI WORKS,ITAMI,HYOGO 664,JAPAN
关键词
D O I
10.1109/4.126536
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The discrete cosine transform (DCT) has been recognized as one of the standard techniques in image compression. Therefore, as core processor which rapidly computes DCT has become a key component in image compression VLSI's. This paper describes a 100-MHz two-dimensional DCT core processor which is applicable to the real-time processing of HDTV signals. An excellent architecture utilizing a fast DCT algorithm and multiplier accumulators based on distributed arithmetic have contributed to reducing the hardware amount and to enhancing the speed performance. A layout scheme with a column-interleaved memory and a new ROM circuit are introduced for the efficient implementation of memory-based signal processing circuits. Furthermore, mean values of errors generated in the core were minimized to enhance the computational accuracy with the word-length constraints. Consequently, it features the fastest operating speed and the smallest area with its sufficient accuracy satisfying the specifications in CCITT recommendation H.261. The core integrates about 102K transistors, and occupies 21 mm2 using 0.8-mu-m double-metal CMOS technology.
引用
收藏
页码:492 / 499
页数:8
相关论文
共 50 条
  • [21] Comments on "Fast algorithms and implementation of 2-D discrete cosine transform"
    Wu, HR
    Man, ZH
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1998, 8 (02) : 128 - 129
  • [22] Efficient systolic architecture for implementation of 2-D discrete cosine transform
    Nayak, SS
    Meher, PK
    IETE JOURNAL OF RESEARCH, 2001, 47 (3-4) : 173 - 178
  • [23] An Efficient 2D Discrete Cosine Transform Processor for Multimedia Applications
    Yantir, Hasan Erdem
    Eltawil, Ahmed M.
    Salama, Khaled N.
    2020 28TH SIGNAL PROCESSING AND COMMUNICATIONS APPLICATIONS CONFERENCE (SIU), 2020,
  • [24] Sensor array data processing using a 2-D discrete cosine transform
    Naidoo, B
    Broadhurst, AD
    ELECTRONIC NOSES AND OLFACTION 2000, 2000, : 153 - 158
  • [25] 2-D discrete cosine transform (DCT) on meshes with hierarchical control modes
    Kim, CG
    Lee, SJ
    Kim, SD
    PATTERN RECOGNITION AND IMAGE ANALYSIS, PT 1, PROCEEDINGS, 2005, 3522 : 675 - 682
  • [26] A new approach of 2-d discrete cosine transform with Mobius inverse formula
    Zhao, YQ
    Wu, ZL
    Ren, GH
    Gu, XM
    2002 6TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING PROCEEDINGS, VOLS I AND II, 2002, : 162 - 165
  • [27] BIT-SERIAL VLSI ARCHITECTURE FOR THE 2-D DISCRETE COSINE TRANSFORM
    TATSAKI, A
    GOUTIS, C
    MICROPROCESSING AND MICROPROGRAMMING, 1994, 40 (10-12): : 829 - 832
  • [28] A FLEXIBLE HIGH-PERFORMANCE 2-D DISCRETE COSINE TRANSFORM-IC
    MATTERNE, L
    CHONG, D
    MCSWEENEY, B
    WOUDSMA, R
    1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 1989, : 618 - 621
  • [29] Refined fast 2-D discrete cosine transform algorithm with regular butterfly structure
    Natl Taiwan Univ, Taipei, Taiwan
    IEEE Trans Consum Electron, 2 (376-380):
  • [30] Fast 2-D 8×8 discrete cosine transform algorithm for image coding
    BOEY S. H.
    Science China(Information Sciences), 2009, (02) : 215 - 225