Automated sizing of low-noise CMOS analog amplifier using ALCPSO optimization algorithm

被引:9
作者
Singh, Chabungbam Lison [1 ]
Anandini, Chabungbam [1 ]
Gogoi, Ashim Jyoti [1 ]
Baishnab, K. L. [1 ]
机构
[1] NIT Silchar, ECE Dept, Silchar 788010, Assam, India
关键词
ALCPSO; Differential amplifier; Thermal noise Optimization; Circuit area Optimization;
D O I
10.1080/02522667.2017.1380408
中图分类号
G25 [图书馆学、图书馆事业]; G35 [情报学、情报工作];
学科分类号
1205 ; 120501 ;
摘要
The main aim of the automated design methodology is to improve the design process in terms of cost, robustness and performance. Presence of noise restricts the minimum level of signal that a circuit can processed with an acceptable quality which increases the complexity of the circuit. Optimization is a time consuming and difficult tasks that involves handling wide variety of conflicting constraints or design specifications and wide range of design parameters. In this paper, Particle Swarm Optimization with an Aging Leader and challengers (ALCPSO)-based design methodology is proposed. ALCPSO is used to search the solution space for computing the constraints and design parameters with main aim of simultaneously minimizing the thermal noise and area of the circuit. In other word, the proposed design methodology incorporate noise as design specification along with other specifications which were lacking in previous automated methodology. And this methodology gives a platform to optimize both length and width of MOS transistor which will further minimize the circuit area. The computation of the ALCPSO-design methodology is performed using MATLAB and is linked to CADENCE tool with 0.18 mu m parameters technology to verify the ALCPSO-based design methodology.
引用
收藏
页数:14
相关论文
共 17 条
[1]   Design and analysis of folded cascode OTAs using Gm/Id methodology based on flicker noise reduction [J].
Akbari, Meysam ;
Hashemipour, Omid .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 83 (03) :343-352
[2]  
Allen P.E., 2014, CMOS ANALOG CIRCUIT
[3]  
Bonabeau E., 1999, SWARM INTELLIGENCE N, DOI DOI 10.1093/OSO/9780195131581.001.0001
[4]   Designing CMOS folded-cascode operational amplifier with flicker noise minimisation [J].
Chan, PK ;
Ng, LS ;
Siek, L ;
Lau, KT .
MICROELECTRONICS JOURNAL, 2001, 32 (01) :69-73
[5]  
Chen Wei-Neng, 2013, IEEE T EVOLUTIONARY, V17
[6]   The particle swarm - Explosion, stability, and convergence in a multidimensional complex space [J].
Clerc, M ;
Kennedy, J .
IEEE TRANSACTIONS ON EVOLUTIONARY COMPUTATION, 2002, 6 (01) :58-73
[7]   IDAC - AN INTERACTIVE DESIGN TOOL FOR ANALOG CMOS CIRCUITS [J].
DEGRAUWE, MGR ;
NYS, O ;
DIJKSTRA, E ;
RIJMENANTS, J ;
BITZ, S ;
GOFFART, BLA ;
VITTOZ, EA ;
CSERVENY, S ;
MEIXENBERGER, C ;
VANDERSTAPPEN, G ;
OGUEY, HJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (06) :1106-1116
[8]   Ant algorithms for discrete optimization [J].
Dorigo, M ;
Di Caro, G ;
Gambardella, LM .
ARTIFICIAL LIFE, 1999, 5 (02) :137-172
[9]   Optimal design of a CMOS op-amp via geometric programming [J].
Hershenson, MD ;
Boyd, SP ;
Lee, TH .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (01) :1-21
[10]  
Karaboga D., 2005, TR06 ERC U COMP ENG