WORST-CASE ANALYSIS AND OPTIMIZATION OF VLSI CIRCUIT PERFORMANCES

被引:68
作者
DHARCHOUDHURY, A
KANG, SM
机构
[1] UNIV ILLINOIS,CTR ADV STUDY,URBANA,IL
[2] UNIV ILLINOIS,COORDINATED SCI LAB,URBANA,IL 61801
[3] UNIV ILLINOIS,BECKMAN INST ADV SCI & TECHNOL,URBANA,IL 61801
关键词
D O I
10.1109/43.372370
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present a new approach for realistic worst-case analysis of VLSI circuit performances and a novel methodology for circuit performance optimization. Circuit performance measures are modeled as response surfaces of the designable and uncontrollable (noise) parameters. Worst-case analysis proceeds by first computing the worst-case circuit performance value and then determining the worst-case noise parameter values by solving a nonlinear programming problem. A new circuit optimization technique is developed to find an optimal design point at which all of the circuit specifications are met under worst-case conditions. This worst-case design optimization method is formulated as a constrained multicriteria optimization. The methodologies described in this paper are applied to several VLSI circuits to demonstrate their accuracy and efficiency.
引用
收藏
页码:481 / 492
页数:12
相关论文
共 22 条
  • [1] [Anonymous], 1979, MONTE CARLO METHODS
  • [2] [Anonymous], 2016, LINEAR NONLINEAR PRO
  • [3] THEORY OF GENERALIZED LEAST PTH APPROXIMATION
    BANDLER, JW
    CHARALAMBOUS, C
    [J]. IEEE TRANSACTIONS ON CIRCUIT THEORY, 1972, CT19 (03): : 287 - +
  • [4] INTEGRATED-CIRCUIT DESIGN OPTIMIZATION USING A SEQUENTIAL STRATEGY
    BERNARDO, MC
    BUCK, R
    LIU, LS
    NAZARET, WA
    SACKS, J
    WELCH, WJ
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1992, 11 (03) : 361 - 372
  • [5] BIERNACKI RM, 1986, P IEEE INT S CIRCUIT, P976
  • [6] Box G.E.P., 1987, EMPIRICAL MODEL BUIL
  • [7] BOX GEP, 1978, STATISTICS EXPT
  • [8] A SURVEY OF OPTIMIZATION TECHNIQUES FOR INTEGRATED-CIRCUIT DESIGN
    BRAYTON, RK
    HACHTEL, GD
    SANGIOVANNIVINCENTELLI, AL
    [J]. PROCEEDINGS OF THE IEEE, 1981, 69 (10) : 1334 - 1362
  • [9] MODIFICATION OF BANU-TSIVIDIS CONTINUOUS-TIME INTEGRATOR STRUCTURE
    CZARNUL, Z
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1986, 33 (07): : 714 - 716
  • [10] DHARCHOUDHURY A, 1992, 29TH ACM/IEEE DESIGN AUTOMATION CONFERENCE : PROCEEDINGS, P704