VLSI ARCHITECTURES FOR HIGH-SPEED AND FLEXIBLE 2-DIMENSIONAL DIGITAL-FILTERS

被引:0
|
作者
CHOU, CH
机构
[1] Department of Electrical Engineering, Tatung Institute of Technology, Taipei
关键词
D O I
10.1109/78.98006
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
High-speed two-dimensional (2-D) digital filters are important in many practical signal-processing applications. This paper describes flexible VLSI architectures for high-speed 2-D FIR and IIR digital filters. Cyclical parallel processing structures for 2-D FIR and IIR digital filtering are first derived from the employment of storage elements. The hardware architectures that realize the parallel processing structures are then developed. The resulting architectures, which are mainly constructured of three types of standard cells, exhibit a high degree of modularity and regularity, and thus a high suitability for VLSI implementation. The proposed architectures can process 2-D data arrays of arbitrary dimensions in real time or near real time, and have higher hardware efficiency and lower implementation cost than the direct form realization.
引用
收藏
页码:2515 / 2523
页数:9
相关论文
共 50 条