The design of Viterbi decoder for low power consumption space time trellis code without adder architecture using RTL model

被引:0
|
作者
Abu, Mohd Azlan [1 ,2 ]
Harun, Harlisya [3 ]
Harmin, Mohammad Yazdi [1 ]
Wahab, Noor Izzri Abdul [4 ]
Kadir, Muhd Khairulzaman Abdul [2 ]
机构
[1] Univ Putra Malaysia, Dept Aerosp Engn, Serdang, Malaysia
[2] Univ Kuala Lumpur, British Malaysian Inst, Gombak, Malaysia
[3] UniKL Malaysia Inst Aviat Technol, Sepang, Malaysia
[4] Univ Putra Malaysia, Dept Elect & Elect Engn, Serdang, Malaysia
关键词
Space time trellis code; Viterbi decoder;
D O I
10.1108/WJE-09-2016-0088
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Purpose - This paper aims to describe the real-time design and implementation of a Space Time Trellis Code decoder using Altera Complex Programmable Logic Devices (CPLD). Design/methodology/approach - The code uses a generator matrix designed for four-state space time trellis code (STTC) that uses quadrature phase shift keying (QPSK) modulation scheme. The decoding process has been carried out using maximum likelihood sequences estimation through the Viterbi algorithm. Findings - The results showed that the STTC decoder can successfully decipher the encoded symbols from the STTC encoder and can fully recover the original data. The data rate of the decoder is 50 Mbps. Originality/value - It has been shown that 96 per cent improvement of the total logic elements in Max V CPLD is used compared to the previous literature review.
引用
收藏
页码:540 / 546
页数:7
相关论文
共 4 条