VLSI ARCHITECTURES FOR VECTOR QUANTIZATION

被引:2
作者
YAN, M [1 ]
MCCANNY, JV [1 ]
HU, Y [1 ]
机构
[1] SILICON SYST LTD,BELFAST,ANTRIM,NORTH IRELAND
来源
JOURNAL OF VLSI SIGNAL PROCESSING | 1995年 / 10卷 / 01期
关键词
D O I
10.1007/BF02407023
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The real time implementation of an efficient signal compression technique, Vector Quantization (VQ), is of great importance to many digital signal coding applications. In this paper, we describe a new family of bit level systolic VLSI architectures which offer an attractive solution to this problem. These architectures are based on a bit serial, word parallel approach and high performance and efficiency can be achieved for VQ applications of a wide range of bandwidths. Compared with their bit parallel counterparts, these bit serial circuits provide better alternatives for VQ implementations in terms of performance and cost.
引用
收藏
页码:5 / 23
页数:19
相关论文
共 24 条
[1]   APPLICATION OF A VLSI VECTOR QUANTIZATION PROCESSOR TO REAL-TIME SPEECH CODING [J].
DAVIDSON, G ;
GERSHO, A .
IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1986, 4 (01) :112-124
[2]   SYSTOLIC ARCHITECTURES FOR VECTOR QUANTIZATION [J].
DAVIDSON, GA ;
CAPPELLO, PR ;
GERSHO, A .
IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1988, 36 (10) :1651-1664
[3]  
DENYER P, 1985, VLSI SIGNAL PROCESSI
[4]   A VLSI ARCHITECTURE FOR REAL-TIME IMAGE-CODING USING A VECTOR QUANTIZATION BASED ALGORITHM [J].
DEZHGOSHA, K ;
JAMALI, MM ;
KWATRA, SC .
IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1992, 40 (01) :181-189
[5]  
DIANYSIAN R, 1987, MAY P IEEE INT S CIR, P221
[6]  
GERSHO A, 1983, IEEE COMMUN MAG DEC, P15
[7]  
Gray R., 1984, IEEE ASSP MAG, V1, P4, DOI DOI 10.1109/MASSP.1984.1162229
[8]  
HU Y, 1992, MAR EDAC 92 EUR DES
[9]  
LIU TM, 1986, APR P INT C AC SPEEC, P3095
[10]   2S COMPLEMENT PIPELINE MULTIPLIERS [J].
LYON, RF .
IEEE TRANSACTIONS ON COMMUNICATIONS, 1976, 24 (04) :418-425