A 12-bit, low-voltage, nanoampere-based, ultralow-power, ultralow-glitch current-steering DAC for HDTV

被引:0
作者
Azhari, Seyed Javad [1 ,2 ]
Monfaredi, Khalil [3 ]
Amiri, Salar [1 ,2 ]
机构
[1] IUST, Elect Res Ctr, Tehran 1684613114, Iran
[2] IUST, Elect Dept, Tehran 1684613114, Iran
[3] Azarbaijan Shahid Madani Univ, Elect & Elect Engn Fac, Tabriz 5375171379, Iran
关键词
DAC; Nanoampere; Weak inversion; Ultralow power; Ultralow glitch; Low voltage;
D O I
10.1186/2228-5326-2-35
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
In this paper, a novel 12-bit current-steering binary-weighted digital-to-analog converter (DAC) based on nanoampere bits is designed and modified for high-definition television (HDTV) applications. As a part of a widely used consumer appliance, it is aimed to be such designed to consume power as low as possible. Hence, as a distinguished idea, prime concentration is focused on the reduction of the currents providing the bits of the proposed DAC. To do this, current mirrors operating in the weak inversion region are arranged to establish the least significant bit (LSB) current as low as 10 nA while the power supply is also reduced to 1 V, resulting to an ultralow power of 52.9 mu W. Many other powerful ideas are then deliberately combined to maintain both high speed and very low glitches required for HDTV application despite those ultralow currents and power. The result is a speed of 100 MS/s, an ultralow glitch of. 10.91 fAs, | INL| <= 0.988 LSB, | DNL| <= 0.99 LSB, and a spurious-free dynamic range of. similar or equal to 73 dB. These results caused the proposed DAC to execute a distinguished overall performance (defined as figure of merit) greatly better than some other advanced ones by outstanding ratios of 77 to 277,185. Hspice simulations with the SMIC 0.18-mu m complementary metal-oxide semiconductor technology have been used to validate the proposed circuit. Performance evaluation of the proposed DAC versus Monte Carlo simulations and also a wide range of temperature variations proved both its well mismatch insensitivity and thermal stability.
引用
收藏
页数:7
相关论文
共 16 条
  • [1] Azhari Seyed Javad, 2010, Journal of Electronic Science and Technology, V8, P251, DOI 10.3969/j.issn.1674-862X.2010.03.009
  • [2] A novel high performance Atto-Ampere Current Mirror
    Baghtash, Hassan Faraji
    Monfaredi, Khalil
    Azhari, Seyed Javad
    [J]. 2010 INTERNATIONAL CONFERENCE ON SIGNAL ACQUISITION AND PROCESSING: ICSAP 2010, PROCEEDINGS, 2010, : 27 - 30
  • [3] A 10-Bit 210MHz CMOS D/A converter for WLAN
    Cho, HH
    Park, CY
    Yune, GS
    Yoon, KS
    [J]. PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, : 106 - 109
  • [4] A 10-bit 250-MS/s binary-weighted current-steering DAC
    Deveugele, J
    Steyaert, MSJ
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (02) : 320 - 329
  • [5] Hassanzadeh M, 2002, P 9 INT C EL CIRC SY, V1, P9
  • [6] Leong KHA, 2006, 2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, P183
  • [7] On the design and characterization of femtoampere current-mode circuits
    Linares-Barranco, B
    Serrano-Gotarredona, T
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (08) : 1353 - 1363
  • [8] Folded-current-steering DAC: An approach to low-voltage high-speed high-resolution D/A converters
    Radiom, Soheil
    Sheikholeslami, Behzad
    Aminzadeh, Harried
    Lotfi, Reza
    [J]. 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4783 - +
  • [9] Ryu KH, 1998, P 1998 MIDW S CIRC S, P538
  • [10] A low-spurious low-power 12-bit 160-MS/s DAC in 90-nm CMOS for baseband wireless transmitter
    Seo, Dongwon
    McAllister, Gene H.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (03) : 486 - 495